CCS Technical Documentation RH-41 Series Transceivers

# System Module

# Contents

|                                | Page N |
|--------------------------------|--------|
| Abbreviations                  |        |
| Iransceiver KH-41 (Nokia 2260) |        |
| Introduction                   |        |
| Operational Modes              |        |
| Environmental Specifications   |        |
| Normal and extreme voltages    |        |
| Temperature Conditions         |        |
| Engine Module                  |        |
| Baseband Module                |        |
| UEM                            |        |
| Introduction to UEM            |        |
| Regulators                     |        |
| RF Interface                   |        |
| Charging Control               |        |
| Digital Interface              |        |
| Audio Codec                    |        |
| UI Drivers                     |        |
| AD Converters                  |        |
| UPP                            |        |
| Introduction                   | 14     |
| Blocks                         | 14     |
| Flash Memory                   | 15     |
| Introduction                   | 15     |
| User Interface Hardware        | 15     |
|                                |        |
| Introduction                   |        |
| Interface                      |        |
| Kaybaard                       |        |
| Keyboaru                       |        |
|                                |        |
| Power Key                      |        |
| Keys                           |        |
| Lights                         |        |
| Introduction                   |        |
| Interfaces                     |        |
| Technical Information          |        |
| Audio HW                       |        |
| Earpiece                       |        |
| Introduction                   |        |
| Microphone                     |        |
| Introduction                   |        |
| Buzzer                         |        |
| Introduction                   |        |
| Battery                        |        |
| Phone Battery                  |        |
| Introduction                   |        |
| Interface                      |        |
| Battery Connector              | 19     |
|                                |        |

| Battery Connector Interface                  | 19 |
|----------------------------------------------|----|
| Accessories Interface                        | 19 |
| System connector                             | 19 |
| Introduction                                 | 19 |
| Interface                                    | 19 |
| Technical Information                        | 21 |
| PPH-1 Handsfree                              | 21 |
| Introduction                                 | 21 |
| Interface                                    | 21 |
| Charger IF                                   | 21 |
| Introduction                                 | 21 |
| Interface                                    | 21 |
| Test Interfaces                              |    |
| Production Test Pattern                      |    |
| Other Test Points                            | 22 |
| EMC                                          | 23 |
| General                                      | 23 |
| BB Component and Control IO I ine Protection | 23 |
| Keyboard lines                               | 23 |
| C-Cover                                      | 23 |
| DW/B                                         | 23 |
|                                              | 23 |
| Micronhone                                   | 23 |
|                                              | 25 |
|                                              | 23 |
| System Connector Lines                       | 23 |
| Dettery Connector Lines                      | 24 |
| MDUS and EDUS                                | 24 |
|                                              | 24 |
| DD DE Interfaces                             | 24 |
| BB - KF Interface Connections                | 24 |
| BB Internal Connections                      | 28 |
| UPP Block Signals                            |    |
| Memory Block Interfaces                      | 37 |
| Audio Interfaces                             |    |
| Key/Display blocks                           | 40 |
| Keyboard Interface                           | 40 |
| Display Interface                            | 40 |
| RF Module                                    | 40 |
| Requirements                                 | 40 |
| Design                                       | 41 |
| Software Compensations                       | 41 |
| Main Technical Characteristics               | 41 |
| RF Frequency Plan                            | 41 |
| DC Characteristics                           | 42 |
| Power Distribution Diagram                   | 42 |
| Regulators                                   | 43 |
| Receiver                                     | 44 |
| AMPS/TDMA 800 MHz Front End                  | 46 |

| TDMA 1900 MHz Front End | 46 |
|-------------------------|----|
| Frequency Synthesizers  | 48 |
| Transmitter             | 49 |
| Common IF               | 49 |
| Cellular Band           | 49 |
| PCS Band                | 49 |
| Power Control           | 50 |
| Antenna Circuit         | 50 |
| RF Performance          | 50 |
| Antenna                 | 51 |

# Abbreviations

| ACCH   | Analog Control Channel                           |
|--------|--------------------------------------------------|
| A/D    | Analog to Digital conversion                     |
| AMPS   | Advanced Mobile Phone System                     |
| ANSI   | American National Standards Institute            |
| ASIC   | Application Specific Integrated Circuit          |
| AVCH   | Analog Voice Channel                             |
| BB     | Base Band                                        |
| CSD    | Circuit Switched Data                            |
| CSP    | Chipped Scale Package. The same as uBGA.         |
| CTIA   | Cellular Telecommunications Industry Association |
| D/A    | Digital to Analog conversion                     |
| DCCH   | Digital Control Channel                          |
| DSP    | Digital Signal Processing                        |
| DTCH   | Digital Traffic Channel                          |
| EFR    | Enhanced Full Rate (codec)                       |
| FCC    | Federal Communications Commission                |
| IrDA   | Infrared Data Association                        |
| IrMC   | Infrared Mobile Communications                   |
| IrOBEX | IrDA Object Exchange Protocol                    |
| IS     | Interim Standard                                 |
| ISA    | Intelligent Software Architecture                |
| LCD    | Liquid Crystal Display                           |
| LED    | Light Emitting Diode                             |
| MCU    | Micro Control Unit / Master Control Unit         |

MO/MTMobile Originated/Mobile Terminated (SMS)

- OOR Out Of Range (mode)
- OTA Over The Air (+ service like Programming etc.)
- PC Personal Computer (PC Suite = PC program for phone memory function support)
- PWB Printed Wired Board
- PWM Pulse Width Modulation
- RF Radio Frequency
- SAR Specific Absorption Rate
- SCF Software Component Factory
- SMD Surface Mount Device
- SMS Short Message Service
- SPR Standard Product Requirement
- TDD Text Device for the Deaf
- TDMA Time Division Multiple Access. Here: US digital cellular system.
- TIA Telecommunications Industry Association
- TTY Teletype
- UEM Universal Energy Management, a Baseband ASIC.
- UPP Universal Phone Processor, a Baseband ASIC.
- VCTCXOVoltage Controlled temperature Compensated Crystal Oscillator
- WAP Wireless Application Protocol (Browser)

# Transceiver RH-41 (Nokia 2260)

# Introduction

The RH-41 is a dual band transceiver unit designed for TDMA800/1900 networks. The transceiver consists of the engine module (ST6\_11) and the various assembly parts.

The transceiver has a full graphic display and the user interface is based on a Jack style UI with two soft keys. An internal antenna is used in the phone, and there is no connection to an external antenna. The transceiver also has a low leakage tolerant earpiece and an omnidirectional microphone that provides excellent audio quality.



Figure 1: Interconnecting Diagram

### **Operational Modes**

Below is a list of the phone's different operational modes:

- 1 Power Off mode
- 2 Normal Mode (Power controlled by cellular SW, includes various Active and Idle states):
  - Analog Modes (800 MHz only):
    - •Analog Control Channel, ACCH
    - •Analog Voice Channel, AVCH
  - Digital Modes (800 and 1900 MHz):
    - •Control Channel, DCCH
    - Digital Voice Channel, DTCH (Digital Traffic Channel)
    - •Digital Data Channel, DDCH

Both the analog and digital modes have different states controlled by the Cellular SW. Some examples are Idle State (on ACCH), Camping (on DCCH), Scanning, Conversation, NSPS (No Service Power Save, previously OOR = Out of Range).

- 3 Local mode (both Cellular SW and UI SW non active)
- 4 Test mode (Cellular SW active but UI SW non active)

# **Environmental Specifications**

#### Normal and extreme voltages

Voltage range:

- nominal battery voltage: 3.6 V
- maximum battery voltage: 5.0 V
- minimum battery voltage: 3.1 V

#### **Temperature Conditions**

Temperature range:

- ambient temperature: -30...+ 60 °C
- PWB temperature: -30...+85 °C

• storage temperature range: -40 to + 85 °C

All of the EIA/TIA-136-270A requirements are not exactly specified over the temperature range. For example, the RX sensitivity requirement is 3dB lower over the -30 - +60 °C range.

# **Engine Module**

# **Baseband Module**

The core part of the transceiver's baseband (see the figure below) consists of two ASICs - the UEM and UPP - and flash memory. The following sections illustrate and explain these parts in detail.



Figure 2: System Block Diagram

# UEM

### Introduction to UEM

UEM is the Universal Energy Management IC for digital hand portable phones. In addition to energy management, it performs all the baseband's mixed-signal functions.

Most UEM pins have 2kV ESD protection, and those signals considered to be more easily exposed to ESD, have 8kV protection within the UEM. These kinds of signals are (1) all audio signals, (2) headset signals, (3) BSI, (4) Btemp, (5) Fbus, and (6) Mbus signals.

### Regulators

The UEM has six regulators for baseband power supplies and seven regulators for RF power supplies. The VR1 regulator has two outputs: (1) VR1a and (2) VR1b. In addition to these, there are two current generators — IPA1 and IPA2 — for biasing purposes.

A bypass capacitor (1uF) is required for each regulator output to ensure stability.

Reference voltages for regulators require external 1uF capacitors. Vref25RF is the reference voltage for the VR2 regulator, Vref25BB is the reference voltage for the VANA, VFLASH1, VFLASH2, VR1 regulators, Vref278 is the reference voltage for the VR3, VR4, VR5, VR6, VR7 regulators, and VrefRF01 is the reference voltage for the VIO, VCORE regulators and for the radio frequency (RF).

| ВВ                            | RF                                | Current     |
|-------------------------------|-----------------------------------|-------------|
| VANA: 2.78Vtyp 80mA max       | VR1a:4.75V 10mA max<br>VR1b:4.75V | IPA1: 0-5mA |
| Vflash1: 2.78Vtyp 70mA max    |                                   | IPA2: 0-5mA |
| Vflash2: 2.78Vtyp<br>40mA max | VR2:2.78V 100mA max               |             |
| VIO: 1.8Vtyp<br>150mA max     | VR4: 2.78V 50mA max               |             |
| Vcore: 1.0-1.8V<br>200mA max  | VR5: 2.78V 50mA max               |             |
|                               | VR6: 2.78V 50mA max               |             |
|                               | VR7: 2.78V 45mA max               |             |

The **VANA** regulator supplies the baseband's (BB) internal and external analog circuitry. It is disabled in the *Sleep* mode.

The **Vflash1** regulator supplies the LCD, the digital parts of the UEM and Taco ASIC. It is enabled during startup and goes into the *low lq-mode* when in the *Sleep* mode.

The **VIO** regulator supplies both the external and internal logic circuitries. It is used by the LCD, flash and UPP. The regulator goes into the *low lq-mode* when in the *Sleep* mode.

The **VCORE** regulator supplies the DSP and the core part of the UPP. The voltage is programmable and the startup default is 1.5V. The regulator goes into the *low lq-mode* when in the *Sleep* mode.

The **VR1** regulator uses two LDOs (VR1A and VR1B) and a charge pump. The charge pump requires one external 1uF capacitor in the Vpump pin and a 220nF flying capacitor between the CCP and CCN pins. In practice, the 220nF flying capacitor is formed by 2 x 100nF capacitors that are parallel to each other. The VR1A regulator is used by the Taco RF ASIC.

The **VR2** regulator is used to supply the (1) external RF parts, (2) lower band up converter, (3) TX power detector module, and (4) Taco. In light load situations, the VR2 regulator can be set to the *low lq-mode*.

The **VR3** regulator supplies the VCTCXO and Taco in the RF. It is always enabled when the UEM is active. When the UEM is in the *Sleep* mode, the VR3 is disabled.

The VR4 regulator supplies the RX frontends (LNA and RX mixers).

The **VR5** regulator supplies the lower band PA. In light load situations, the VR5 regulator can be set to the *low lq-mode*.

The **VR6** regulator supplies the higher band PA and TX amplifier. In light load situations, the VR6 regulator can be set to the *low lq-mode*.

The **VR7** regulator supplies the VCO and Taco. In light load situations, the VR7 regulator can be set to the *low lq-mode*.

The **IPA1** and **IPA2** are programmable current generators. A  $27\Omega/1\%/100$ ppm external resistor is used to improve the accuracy of the output current. The IPA1 is used by the lower PA band and IPA2 is used by the higher PA band.

#### **RF** Interface

The interface between the baseband and the RF section is also handled by the UEM. It provides A/D and D/A conversion of the in-phase and quadrature receive and transmit signal paths. It also provides A/D and D/A conversions of received and transmitted audio signals to and from the UI section. The UEM supplies the analog AFC signal to the RF section, according to the UPP DSP digital control.

#### **Charging Control**

The CHACON block of the UEM asics controls charging. The needed functions for the charging controls are the (1) pwm-controlled battery charging switch, (2) charger-monitoring circuitry, (3) battery voltage monitoring circuitry, and (4) RTC supply circuitry for backup battery charging (Not used in RH-41). In addition to these, external components are needed for EMC protection of the charger input to the baseband module.

#### **Digital Interface**

Data transmission between the UEM and the UPP is implemented using two serial con-

nections, DBUS (programmable clock) for DSP and CBUS (1.0MHz GSM and 1.08MHz TDMA) for MCU. The UEM is a dual voltage circuit: the digital parts are run from 1.8V and the analog parts are run from 2.78V. The Vbat (3,6V) voltage regulators's input is also used.

#### Audio Codec

The baseband supports two external microphone input areas and one external earphone output. The input can be taken from an internal microphone, a headset microphone or from an external microphone signal source through a headset connector. The output for the internal earpiece is a dual-ended type output, and the differential output is capable of driving 4Vpp to the earpiece with a 60 dB minimum signal as the total distortion ratio. The input and output signal source selection and gain control is performed inside the UEM Asic, according to the control messages from the UPP.

#### **UI Drivers**

There is a single output driver for the buzzer, display, and keyboard LEDs inside the UEM. These generate PWM square wave for the various devices.

#### **AD Converters**

The UEM is equipped with an 11-channel analog-to-digital converter. Some AD converter channels (LS, KEYB1-2) are not used in RH-41. The AD converters are calibrated in the production line.

#### UPP

#### Introduction

RH-41 uses the UPPv4M ASIC. The RAM size is 4M. The processor architecture consists of both the DSP and the MCU processors.

#### Blocks

The UPP is internally partitioned into two main parts: (1) the Brain and (2) the Body.

1 **The Processor and Memory System** (that is, the Processor cores, Mega-cells, internal memories, peripherals and external memory interface) is known as the **Brain**.

The Brain consists of the following blocks: (1) the DSP Subsystem (DSPSS), (2) the MCU Subsystem (MCUSS), (3) the emulation control EMUCtl, (4) the program/ data RAM PDRAM, and (5) the Brain Peripherals-subsystem (BrainPer).

#### 2 The NMP custom cellular logic functions are known as the Body.

The Body contains interfaces and functions needed for interfacing other baseband and RF parts. The body consists of, for example, the following sub-blocks: (1) MFI, (2) SCU, (3) CTSI, (4) RxModem, (5) AccIF, (6) UIF, (7) Coder, (8) BodyIF, and (9) PUP.

# Flash Memory

#### Introduction

The RH-41 transceiver uses a 16-Mbit flash as its external memory. The VIO regulator is used as a power supply for normal in-system operation. An accelerated program/erase operation can be obtained by supplying Vpp of 12 volt to the flash device.

The device has two read modes: *asynchronous* and *burst*. The burst read mode is utilized in RH-41, except for the start-up, when the asynchronous read mode is used for a short time.

# **User Interface Hardware**

# LCD

#### Introduction

RH-41 uses a black-and-white GD46 84x48 full dot matrix graphical display. The LCD module includes the LCD glass, the LCD COG-driver, an elastomer connector, and a metal frame. The LCD module is included in the lightguide assembly module.

#### Interface

The LCD is controlled by the UI SW and the control signals are from the UPP ASIC. The VIO and Vflash1 regulators supply the LCD with power.

The LCD has an internal voltage booster and a booster capacitor is required between Vout and GND.

Pin 3 (Vss9) is the LCD driver's ground and Pin 9 (GND) is used to ground the metal frame.

# Keyboard

#### Introduction

The RH-41 keyboard style follows the Nokia Jack style, without side keys for volume control. The PWR key is located at the top of the phone.



Figure 3: Placement of keys

### Power Key

All signals for the keyboard come from the UPP ASIC, except PWRONX line for the power key signal which is connected directly to the UEM. The pressing of the PWR key grounds the PWRONX line and the UEM generates an interrupt to UOO, which is then recognized as a PWR key press.

#### Keys

Other keys are detected so that when a key is pressed down, the metal dome connects one S-line and one R-line of the UPP together and creates an interrupt for the SW. This kind of detection is also known as *metaldome detection*. The matrix of how lines are connected and which lines are used for different keys is described in the following table. The S-line SO and R-line R5 are not used at all.

| Returns /<br>Scans | SO | S1        | S2   | S3   | S4         |
|--------------------|----|-----------|------|------|------------|
| RO                 | NC | NC        | Send | End  | NC         |
| R1                 | NC | Soft left | Up   | Down | Soft right |
| R2                 | NC | 1         | 4    | 7    | ×          |
| R3                 | NC | 2         | 5    | 8    | 0          |
| R4                 | NC | 3         | 6    | 9    | #          |
| R5                 | NC | NC        | NC   | NC   | NC         |

#### where NC = Not Connected

# NOKIA

**CCS** Technical Documentation

# Lights

### Introduction

RH-41 has blue LEDs for lighting purposes. The LED type is blue-light emitting and SMD through-hole mounted.

### Interfaces

The display lights are controlled by a Dlight signal from the UEM. The Dlight output is the PWM signal, which is used to control the average current going through the LEDs. When the battery voltage changes, the new PWM value is written onto the PWM register. In this way, the brightness of the lights remains the same with all battery voltages within range. The frequency of the signal is fixed at 128 Hz.

The keyboard lights are controlled by the Klight signal from the UEM. The Klight output is also a PWM signal and is used in the same way as Dlight.

### **Technical Information**

Each LED requires a hole in the PWB, in which the body of the LED locates in hole and terminals are soldered on the component side of the module PWB. The LEDs have a white plastic body around the diode, and this directs the emitted light better to the UI side. The current for the LCD and keyboard lights is limited by the resistor between the Vbatt and LEDs.

# Audio HW

# Earpiece

#### Introduction

The speaker is a dynamic one. It is very sensitive and capable of producing relatively high sound pressure also at low frequencies. The speaker capsule and the mechanics around it together make the earpiece.

# Microphone

# Introduction

The microphone is an electret microphone with an omnidirectional polar pattern. It consists of an electrically polarized membrane and a metal electrode which form a capacitor. Air pressure changes (for example, sound) moves the membrane, which causes voltage changes across the capacitor. Because the capacitance is typically 2 pF, a FET buffer is needed inside the microphone capsule for the signal generated by the capacitor. Because of the FET, the microphone needs a bias voltage.

# Buzzer

#### Introduction

The operating principle of the buzzer is magnetic. The diaphragm of the buzzer is made

of magnetic material and it is located in a magnetic field created by a permanent magnet. The winding is not attached to the diaphragm, as is the case with the speaker. The winding is located in the magnetic circuit so that it can alter the magnetic field of the permanent magnet, thus changing the magnetic force affecting the diaphragm. The buzzer's useful frequency range is approximately from 2 kHz to 5 kHz.

# Battery

# **Phone Battery**

# Introduction

The BMC-3 battery (Ni-MH 900mAh) is the standard RH-41 battery. It is also possible to use the BLC-2 (Li-ion 950mA) battery.

### Interface

The battery block contains NTC and BSI resistors for temperature measurement and battery identification. The BSI fixed resistor value indicates the chemistry and default capacity of a battery. The NTC-resistor measures the battery temperature. Temperature and capacity information is needed for charge control. These resistors are connected to BSI and BTEMP pins of the battery connector. The phone has pull-up resistors for these lines so that they can be read by A/D inputs in the phone (see the figure below). Serial resistors in the BSI and BTEMP lines are for ESD protection. Both lines also have spark caps to prevent ESD. There is also a varistor in the BTEMP line for ESD protection.



#### Figure 4: Battery Connection Diagram

The batteries have a specific red line, which indicates if the battery has been subjected to excess humidity (red line spreads). The batteries are delivered in the *protection* mode, which gives longer storage time. The voltage seen in the outer terminals is zero (or float-ing), and the battery is activated by connecting the charger. The battery has internal protection for overvoltage and overcurrent.





# **Battery Connector**

RH-41 uses the spring-type battery connector. This makes the phone easier to assemble in production and the connection between the battery and the PWB is more reliable.

# Battery Connector Interface

| # | Signal<br>name | Connected from - to |                   | Batt. I/<br>O | Signal properti<br>A/Dlevelsf | Description /<br>Notes |                                    |
|---|----------------|---------------------|-------------------|---------------|-------------------------------|------------------------|------------------------------------|
| 1 | VBAT           | (+)<br>(batt.)      | +) VBAT<br>batt.) |               | Vbat                          | 3.0-5.1V               | Battery voltage                    |
| 2 | BSI            | BSI<br>(batt.)      | UEM               | Out           | Ana                           |                        | Battery size<br>indicator          |
| 3 | BTEMP          | BTEMP<br>(batt.)    | UEM               | Out           | Ana                           | 40mA/Switch<br>400mA   | Battery temper-<br>ature indicator |
| 4 | GND            | GND                 | GND               | GND           | GND                           |                        | Ground                             |

# Accessories Interface

# System connector

#### Introduction

RH-41 uses accessories via a system connector.

#### Interface

The interface is supported by fully differential 4-wire (XMICN, XMICP, XEARN, and XEARP) accessories. RH-41 supports the HDE-2 inbox headset, HDB-5 Boom headset, HDC-5 headset, LPS-3 loopset, and the PPH-1 car kit.



#### Figure 6: System Connector

An accessory is detected by the HeadInt- line, which is connected to the XEARP inside the system connector. When an accessory is connected, it disconnects XEARP from HEADINT, and the UEM detects it and generates an interrupt (UEMINT) to the MCU. After that, the HOOKINT line is used to determine which accessory is connected. This is done by the voltage divider, which consists of the phone's internal pull-up and accessory-specific pull-down. The voltage generated by this divider is then read by the ad- converter of UEM. The HOOKINT- interrupt is generated by the button in the headset or by the accessory external audio input.



Figure 7: Accessory Detection / External Audio

#### **Technical Information**

ESD protection is made up by (1) spark caps, (2) a buried capacitor (Z152 and Z154-157), and (3)  $\pm$ 8kV inside the UEM. The RF and BB noises are prevented by inductors.

### PPH-1 Handsfree

#### Introduction

The PPH-1 handsfree device

- provides the charging and handsfree functionality,
- has a built-in speaker, and
- uses a phone microphone, but also has a connector for the HFM-8 optional external microphone (using HFM-8 mutes phone microphone).

#### Interface

A 4-wire interface is implemented with 2.5 mm diameter round plug/jack which is otherwise like a so-called standard stereo plug, but the innermost contact is split into two.





# Charger IF

#### Introduction

The charger connection is implemented through the system connector. The system connector supports charging with both plug chargers and desktop stand chargers.

There are three signals for charging. The charger GND pin is used for both desktop and plug chargers as well as for charger voltage. The PWM control line, which is needed for 3-wire chargers, is connected directly to the GND in the PWB module, so the RH-41 engine does not provide any PWM control for chargers. Charging controlling is done inside the UEM by switching the UEM's internal charger switch on and off.

#### Interface

The fuse (F100) protects the phone from too-high currents; for example, when broken or pirate chargers are used. L100 protects the engine from RF noises, which may occur in the charging cable. V100 protects the UEM ASIC from reverse-polarity charging voltage and from too-high charging voltages. C106 is also used for ESD and EMC protection. Spark gaps right after the charger plug are used for ESD protection.

# Test Interfaces

# **Production Test Pattern**

The interface for RH-41 production testing is a 5-pin pad layout in the BB area (see the following figure). The production tester connects to these pads by using spring connectors. The interface includes the MBUS, FBUSRX, FBUSRX, VPP, and GND signals. The pad size is 1.7 mm. The same pads are used also for AS test equipment, such as the module jig and the service cable.



Figure 9: Top View of Production Test Pattern

# **Other Test Points**

As BB asics and flash memory are CSP components, the visibility of BB signals is very poor. This makes the measuring of most of the BB signals impossible. In order to debug the BB, at least to some level, the most important signals can be accessed from the 0.6 mm test points. The figure below shows the test points located between the UEM and the UPP. There is an opening in the baseband shield to provide access to these pads.



Figure 10: Test points located between UEM and UPP

# EMC

# General

The EMC/ESD performance of RH-41's baseband is improved by using a shield to cover the main components of the BB, such as the UEM, UPP, and Flash. The UEM has internal protection against a  $\pm$ 8kV ESD pulse in most sensitive pins and  $\pm$ 2kV in other pins. The BB shield is soldered to the PWB and it also increases the rigidity of the PWB in the BB area, thus improving the phone's reliability. The shield also improves the thermal dissipation by spreading the heat more widely.

The BB and RF shield are connected together on the PWB and the protective metal deck underneath the battery is grounded to RF shield.

# **BB** Component and Control IO Line Protection

# **Keyboard lines**

ESD protection for keyboard signals is implemented by using separate EMI filter component located between keyboard and UPP. EMI component is a low-pass filter with  $\pm 15$ kV ESD protection. Also the distance from A-cover to PWB is made longer with the spikes in the keymat together with C-cover metallization is protecting keyboard lines.

### C-Cover

The C-cover on the UI side is metallized on the inner surface (partly) and is grounded. All areas in which the plated C-cover touches the PWB surface are grounded and the solder masks are opened.

#### PWB

All edges are grounded on both sides of the PWB and the solder mask is opened in these areas. The aim is that any ESD pulse faces the ground area first when entering the phone, for example, between the mechanics covers.

#### LCD

ESD protection for LCD is implemented by connecting the metal frame of the LCD into ground. The connection is only on one side, at the top of the LCD, which is not the best solution. The software takes care of the LCD's crashing in case of an ESD pulse.

#### Microphone

The microphone's metal cover is connected to the GND and there are spark gaps on the PWB. The microphone is an asymmetrical circuit, which makes it well protected against EMC.

# EARP

The EARP is protected with C-cover metallization and with a plastic-fronted earpiece.

#### Buzzer

PWB openings with the C-cover metallization protect the buzzer from ESD.

Page 23

### System Connector Lines

|                               | System Cor | System Connector signals that have EMC protection |       |       |       |         |      |  |  |  |  |
|-------------------------------|------------|---------------------------------------------------|-------|-------|-------|---------|------|--|--|--|--|
| Protection type               | VIN        | XMIXP                                             | XMICN | XEARP | XEARN | HEADINT | MICP |  |  |  |  |
| ferrite bead (600<br>/199MHz) |            | Х                                                 | Х     | Х     | Х     |         | Х    |  |  |  |  |
| ferrite bead (420<br>/100MHz) | Х          |                                                   |       |       |       |         |      |  |  |  |  |
| spark gaps                    |            | Х                                                 | Х     | Х     | Х     | Х       | Х    |  |  |  |  |
| PWB capacitors                |            | Х                                                 | Х     | Х     | Х     | Х       | Х    |  |  |  |  |
| RC-circuit                    |            |                                                   | Х     | Х     | Х     | Х       | Х    |  |  |  |  |
| capacitor to<br>ground        | Х          | Х                                                 | Х     | Х     | Х     |         |      |  |  |  |  |

#### **Battery Connector Lines**

BSI and BTEMP lines are protected by spark gaps and the RC circuit (4k7 and 10n), in which the resistors are size 0603.

### **MBUS and FBUS**

The opening in the protective metal deck, underneath the battery, is so small that ESD does not get into the MBUS and FBUS lines in the production test pattern.

# **Transceiver Interfaces**

The tables in the following sections illustrate the signals between the various transceiver blocks.

# **BB - RF Interface Connections**

The BB and RF parts are connected together without a physical connector.

All the signal descriptions and properties in the following tables are valid only for active signals, and the signals are not necessarily present all the time.

Note: In the following tables, the nominal signal level of 2.78V is sometimes referred to as 2.7V.

| Rip<br># | Signal<br>Name<br>DAMPS,<br>GSM1900 | Connected<br>from to |             | BB<br>I/O                                                                                                            |                                                | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |          | Description / Notes                                   |  |  |  |
|----------|-------------------------------------|----------------------|-------------|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-----------------------------------------------------------|----------|-------------------------------------------------------|--|--|--|
| RFIC     | CNTRL(2:0)                          |                      | _           | RF                                                                                                                   | RFIC Control Bus from UPP to RFIC(TACO&SAFARI) |                                                           |          |                                                       |  |  |  |
| 0        | RFBUSCLK                            | UPP                  | RFIC        | In                                                                                                                   | Dig                                            | 0/1.8V                                                    | 9.72 MHz | RF Control serial bus bit clock                       |  |  |  |
| 1        | RFBUSDA                             | UPP/RFIC             | RFIC<br>UPP | 1/0                                                                                                                  | Dig                                            | (0: <0.4V<br>1: >1.4 V)                                   |          | Bi-directional RF Control serial bus data,            |  |  |  |
| 2        | RFBUSEN1X                           | UPP                  | RFIC        | In                                                                                                                   | Dig                                            |                                                           |          | RFIC Chip Sel X                                       |  |  |  |
|          |                                     |                      |             |                                                                                                                      |                                                |                                                           |          | -                                                     |  |  |  |
| PUSL     | .(2:0)                              |                      |             | Pov                                                                                                                  | Power Up Reset from UEM to RF IC(TACO&SAFARI)  |                                                           |          |                                                       |  |  |  |
| 0        | PURX                                | UBM                  | RFIC        | Out                                                                                                                  | Dig                                            | 0/1.8V                                                    | 10us     | Power Up Reset for RF IC                              |  |  |  |
|          |                                     |                      |             |                                                                                                                      |                                                |                                                           |          | SLCLK & SLEEPX not used in RF                         |  |  |  |
|          |                                     |                      |             |                                                                                                                      |                                                | •                                                         | •        |                                                       |  |  |  |
| GENI     | O(28:0)                             |                      |             | General I/O Bus connected to RF, see also separate collective GENIO(28:0) table. Control lines from UPP GENIOs to RF |                                                |                                                           |          |                                                       |  |  |  |
| 5        | TXP1                                | RFIC                 | UPP         | Out                                                                                                                  | Dig                                            | 0/1.8V                                                    | 10 us    | SAFARI: Low Band Tx enabled                           |  |  |  |
|          |                                     |                      |             |                                                                                                                      |                                                |                                                           |          | TACO: Low Band&High Band enabled                      |  |  |  |
| 6        | TXP2                                | RFIC                 | UPP         | Out                                                                                                                  | Dig                                            | 0/1.8V                                                    |          | High Band Tx enabled <b>Only in SAFARI</b><br>engine. |  |  |  |
| 11       | BANDSEL                             | RFIC                 | UPP         | Out                                                                                                                  | Dig                                            | 0/1.8V                                                    |          | Rx Band select. Option for module LNA.                |  |  |  |
|          |                                     |                      |             |                                                                                                                      |                                                |                                                           |          | Only in SAFARI engine.                                |  |  |  |

| Rip<br># | Signal<br>Name<br>DAMPS,<br>GSM1900 | Connected<br>from to            |      | I Connected<br>9 from to<br>8,<br>100                                    |               | E                                                                    | 3B<br>10                         | Signal P<br>A/DLeve<br>Timing 1                                                                     | roperties<br>elsFreq./<br>resolution | Description / Notes |  |
|----------|-------------------------------------|---------------------------------|------|--------------------------------------------------------------------------|---------------|----------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------|---------------------|--|
| RFCL     | K (not BUS                          | -> no rip ;                     | #)   | Syst<br>freq                                                             | em C<br>uency | lock From RF<br>/ shifted, WAM                                       | To BB, origin<br>4 only) in RF I | nal source VCTCXO, buffered (and<br>IC (TACO&SAFARI)                                                |                                      |                     |  |
|          | RFCLK                               | RFIC                            | UPP  | In                                                                       | Ana           | 800mVpp<br>typ (FET<br>probed)<br>Bias DC<br>blocked at<br>UPP input | 19.44 MHz                        | System Clk from RF to BB,                                                                           |                                      |                     |  |
|          | RFCIk<br>GND                        | RF                              | UPP  | In                                                                       | Ana           | 0                                                                    |                                  | System Clock slicer Ref GND, not<br>separated from pwb GND layer                                    |                                      |                     |  |
|          |                                     |                                 |      |                                                                          |               |                                                                      |                                  |                                                                                                     |                                      |                     |  |
| SLOV     | VAD(6:0)                            |                                 |      | Slow                                                                     | / Spe         | ed ADC Lines                                                         | from RF bloc                     | ж.                                                                                                  |                                      |                     |  |
| 5        | PDMID                               | RF Power<br>detection<br>module | UEM  | In                                                                       | Ana           | 0/2.7V dig                                                           | 0NR2                             | Power detection module identification to<br>slow ADC (ch 5, previous VCTCXO Temp)<br>signal to UEM. |                                      |                     |  |
| 6        | PATEMP                              | RF Power<br>detection<br>module | UEM  | In                                                                       | Ana           | 0.1-2.7V                                                             | -                                | Tx PA Temperature signal to UEM, NTC in<br>Power Detection Module                                   |                                      |                     |  |
|          |                                     |                                 | •    |                                                                          |               |                                                                      | •                                |                                                                                                     |                                      |                     |  |
| RFCC     | )NV(9:0)                            |                                 | _    | RF- BB differential Analog Signals: Tx I&Q, Rx I&Q and reference voltage |               |                                                                      |                                  |                                                                                                     |                                      |                     |  |
| 0<br>1   | RXIP<br>RXIN                        | RFIC                            | UEM  | In                                                                       | Ana           | 1.4Vpp<br>max. diff.<br>0.5Vpp typ                                   |                                  | Differential positive/negative in-phase Rx<br>Signal                                                |                                      |                     |  |
| 2        | RXQP                                |                                 |      |                                                                          |               | bias                                                                 |                                  | Diff. Positive/negative quadrature phase Rx                                                         |                                      |                     |  |
| 3        | RXQN                                |                                 |      |                                                                          |               | 1.30V                                                                |                                  | Signal                                                                                              |                                      |                     |  |
| 4        | TXIP                                | UEM                             | RFIC | Out                                                                      | Ana           | 2.2Vpp                                                               |                                  | Differential positive/negative in-phase Tx                                                          |                                      |                     |  |
| 5        | TXIN                                |                                 |      |                                                                          |               | max. diff.<br>0.6VnnTvn                                              |                                  | Signal                                                                                              |                                      |                     |  |
| 6        | TXQP                                |                                 |      |                                                                          |               | Bias                                                                 |                                  | Differential positive/negative quadrature                                                           |                                      |                     |  |
| 7        | TXQN                                |                                 |      |                                                                          |               | 1.30V                                                                |                                  | phase Tx Signal                                                                                     |                                      |                     |  |
|          |                                     |                                 |      |                                                                          |               |                                                                      |                                  |                                                                                                     |                                      |                     |  |
| 9        | VREFRF01                            | UEM                             | RFIC | Out                                                                      | Vtef          | 1.35 V                                                               |                                  | RF IC Reference voltage from UEM                                                                    |                                      |                     |  |

# **NOKIA** CCS Technical Documentation

| Riķ<br># | Signal<br>Name<br>DAMPS,<br>GSM1900 | Connected<br>from to |        | B<br>V | 18<br>10 | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |                   | Description / Notes                    |
|----------|-------------------------------------|----------------------|--------|--------|----------|-----------------------------------------------------------|-------------------|----------------------------------------|
| RF       | AUXCONV(2:                          | 0)                   |        | RF_E   | 38 An    | alog Contre                                               | ol Signals to/fro | om UEM                                 |
|          |                                     |                      |        |        |          |                                                           |                   |                                        |
| 1        | TXPWRDET                            | TXP Det.             | UBM    | In     | Ana      | 0.1-2.4 V                                                 | 50 us             | Tx PWR Detector Signal to UEM          |
| 2        | AFC                                 | UBM                  | ∨стсхо | Out    | Ana      | 0.1-2.4 V                                                 |                   | Automatic Frequency Control for VCTCXO |
|          |                                     |                      |        |        |          |                                                           |                   |                                        |

| VRF Globals instead of Bus |             |      |                   | Regulated RF Supply Voltages from UEM to RF. Current values are of the<br>regulator specifications, not the measured values of RF |       |                  |             |                                                                                                                                 |  |  |
|----------------------------|-------------|------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------|--|--|
|                            | VR1 A       | UEM  | RFIC              | Out                                                                                                                               | Vreg  | 4.75∨<br>+-3%    | 10 mA max.  | UEM, charge pump + linear regulator<br>output. Supply for UHF synth phase det                                                   |  |  |
|                            | VR1 B       | UEM  | RFIC              | Out                                                                                                                               | Vteg  | 4.75 V<br>+- 3 % | 10 mA max.  | UEM, charge pump + linear regulator<br>output. Only in SAFARI engine, not used<br>in TACO engine.                               |  |  |
|                            | VR2         | UEM  | RFDiscr./<br>RFIC | Out                                                                                                                               | Vreg  | 2.78 V<br>+- 3 % | 100 mA max. | UEM linear regulator. Supply voltage for Tx<br>IQ filter and IQ to Tx IF mixer.                                                 |  |  |
|                            | VR3         | UEM  | VCTCXO            | Out                                                                                                                               | Vreg  | 2.78 V<br>+-3%   | 20 mA max.  | UEM linear regulator. Supply for VCTCXO + RFCLK Buffer in RF IC.                                                                |  |  |
|                            | VR4         | UEM  | RFIC              | Out                                                                                                                               | Vreg  | "                | 50 mA max.  | UEM linear regulator. Power Supply for LNA / RFIC Rx chain.                                                                     |  |  |
|                            | VR5         | UEM  | RFIC              | Out                                                                                                                               | Vreg  | "                | 50 mA max.  | UEM linear regulator. Power Supply for RF<br>low band PA driver section.                                                        |  |  |
|                            | VR6         | UEM  | RFIC              | Out                                                                                                                               | Vteg  | "                | 50 mA max.  | UEM linear regulator. Power supply for RF<br>high band PA driver section. Only in<br>SAFARI engine, not used in TACO<br>engine. |  |  |
|                            | VR7         | UEM  | RFIC,<br>UHF VCO  | Out                                                                                                                               | Vreg  | "                | 45mA        | UEM linear regulator. Power supply for RF<br>Synths                                                                             |  |  |
|                            | IPA1        | UEM  | RF PA             | Out                                                                                                                               | lout  | 0-5 mA           |             | Settable Bias current for RF PA L-Band                                                                                          |  |  |
|                            | IPA2        | UEM  | RFPA              | Out                                                                                                                               | lout  | 0-5 mA           |             | Settable Bias current for RF PA H-band                                                                                          |  |  |
|                            | VFLASH1     | UEM  | RFIC              | Out                                                                                                                               | lout  | 2.78V            | ~2mA        | UEM linear regulator common for BB.<br>RFIC digital parts and RF to BB digi IF.                                                 |  |  |
|                            |             |      |                   |                                                                                                                                   |       |                  |             |                                                                                                                                 |  |  |
| VE                         | BATT, Globa | 1    |                   |                                                                                                                                   |       |                  |             |                                                                                                                                 |  |  |
|                            | VBATTRF     | Batt | RFPA              | Out                                                                                                                               | Vbatt | 35V              | 01A         | Raw Vbatt for RF PA                                                                                                             |  |  |
|                            |             | Conn |                   |                                                                                                                                   |       | nom 3.6V         | 2A peak     |                                                                                                                                 |  |  |

# **BB** Internal Connections

| Rip<br># | Signal<br>Name<br>DAMPS/G<br>SM1900 | Conn<br>from | ected<br>ta | UE<br>I/                                                                                                  | UEM Signal<br>A/DLe<br>I/O Timing                                                                                         |                    | Properties<br>velsFreq./<br>_resolution | Description / Notes                                |  |  |  |
|----------|-------------------------------------|--------------|-------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------|----------------------------------------------------|--|--|--|
| REC      | ONVDA(5:0)                          | *            |             | 1.8V digital interface between UPP and UEM. RF Converter CLK, Rx and Tx<br>I&Q data (bit stream signals). |                                                                                                                           |                    |                                         |                                                    |  |  |  |
| 0        | RECONVOLK                           | UPP          | UEM         | In                                                                                                        | Dig                                                                                                                       | 0/1.8 ∨            | 4.86 MHz/<br>Digi<br>3.24 MHz<br>/Ana   | RF Converter Clock                                 |  |  |  |
| 1        | RXID                                | UEM          | UPP         | Out                                                                                                       |                                                                                                                           |                    |                                         | (PDM) RxI Data                                     |  |  |  |
| 2        | RXQD                                |              |             |                                                                                                           |                                                                                                                           |                    |                                         | (PDM) RxQ Data                                     |  |  |  |
| 3        | TXID                                | UPP          | UEM         | In                                                                                                        | ]                                                                                                                         |                    |                                         | (PDM) Txl Data                                     |  |  |  |
| 4        | TXQD                                | 1            |             |                                                                                                           |                                                                                                                           |                    |                                         | (PDM) <u>TxQ</u> Data                              |  |  |  |
| 5        | AUXDA                               | UPP          | UEM         | In                                                                                                        | ]                                                                                                                         |                    |                                         | Auxiliary DAC Data                                 |  |  |  |
|          |                                     |              |             |                                                                                                           |                                                                                                                           |                    | •                                       |                                                    |  |  |  |
| REC      | ONVCTRL(2                           | :0)*         |             | 1.8V<br>IF bi                                                                                             | 1.8V digital interface between UPP (DSP) and UEM, RF Converter and UEM RF<br>IF bidirectional serial Control Bus, "DBUS". |                    |                                         |                                                    |  |  |  |
| 0        | DBUSCLK                             | UPP          | UEM         | In                                                                                                        | Dig                                                                                                                       | 0/1.8 V            | 9.72MHz                                 | Clock for Fast Control to UEM                      |  |  |  |
| 1        | DBUSDA                              | ]            |             | In/Qu                                                                                                     | ]                                                                                                                         |                    |                                         | Fast Control Data to/from UEM                      |  |  |  |
| 2        | DBUSENX                             |              |             | In                                                                                                        | ]                                                                                                                         |                    |                                         | Fast Control Data Load /Enable_to UEM              |  |  |  |
|          |                                     |              |             |                                                                                                           |                                                                                                                           |                    |                                         |                                                    |  |  |  |
| AUD      | UEMCTRL(3                           | )*<br>)*     |             | 1.8V<br>"CBI                                                                                              | digita<br>JS"                                                                                                             | al interface       | between UPP (                           | MCU) and UEM, <u>Bidirectional</u> Control Bus     |  |  |  |
| 0        | UEMINT                              | UEM          | UPP         | Out                                                                                                       | Dig                                                                                                                       | 0/1.8 V            |                                         | UEM Interrupt                                      |  |  |  |
| 1        | CBUSCLK                             | UPP          | UEM         | In                                                                                                        | ]                                                                                                                         |                    | 1.08 MHz                                | Clock for Control/Audio Convertors in UEM          |  |  |  |
| 2        | CBUSDA                              | ]            | ļ           | In/Qu                                                                                                     | ]                                                                                                                         | ]                  | 1.08Mbit/s                              | Control Data                                       |  |  |  |
| 3        | CBUSENX                             | ]            |             | In                                                                                                        |                                                                                                                           |                    |                                         | Control Data Load Signal                           |  |  |  |
| AUD      | IODATA(1:0                          | )*           |             | 1.8V digital audio interface between UPP and UEM audio codec, PDM data clocked by CBUSCLK                 |                                                                                                                           |                    |                                         |                                                    |  |  |  |
| 0        | EARDATA                             | UPP          | UEM         | In                                                                                                        | Dig                                                                                                                       | 0/1.8 V            | 1.08 <u>Mbit</u> /s                     | PDM Data for Downlink Audio, clocked by<br>CBUSCLK |  |  |  |
| 1        | MICDATA                             | UEM          | UPP         | Out                                                                                                       |                                                                                                                           |                    |                                         | PDM Data for uplink Audio, clocked by<br>CBUSCLK   |  |  |  |
|          |                                     |              |             |                                                                                                           |                                                                                                                           |                    | •                                       |                                                    |  |  |  |
| ISIM     | ISIMIF(2:0)*                        |              |             |                                                                                                           | digita<br>KW-1                                                                                                            | al SIM signa<br>CX | ls between UP                           | P and UEM, wired, not used in NKW-                 |  |  |  |
| 0        | SIMIODAI                            | UPP          | UEM         | In/Qy                                                                                                     | Dig                                                                                                                       | 0/1.8 V            |                                         | Data to/from SIM                                   |  |  |  |
| 1        | SIMCLKI                             |              |             | In                                                                                                        |                                                                                                                           |                    |                                         | Clock to SIM                                       |  |  |  |
| 2        | SIMIOCTRL                           |              |             | In                                                                                                        |                                                                                                                           |                    |                                         | Control for SIM Interface                          |  |  |  |

1

| Rip<br># | Signal<br>Name<br>DAMPS,<br>GSM1900 | Conn<br>from | ected<br>to |     | ∃M<br>'O | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |                     | Description / Notes                                |
|----------|-------------------------------------|--------------|-------------|-----|----------|-----------------------------------------------------------|---------------------|----------------------------------------------------|
| PUS      | L(2:0)*                             |              |             | Pow | er-Up    | & Sleep Co                                                | ntrol lines         |                                                    |
| 0        | PURX                                | UEM          | UPP<br>RFIC | Out | Dig      | 0/1.8 V                                                   |                     | Power Up Reset, 0 at reset                         |
| 1        | SLEEPX                              | UPP          | UEM         | In  |          |                                                           |                     | Power Save Functions, active low                   |
| 2        | SLEEPCLK                            | UEM          | UPP         | Out |          |                                                           | 32.768 kHz          | 32 kHz Sleep Clock                                 |
|          |                                     |              |             |     |          |                                                           |                     |                                                    |
| IACO     | IAC CDIF(5:0)*                      |              |             |     |          | al 1.8V Digita                                            | al Accessory B      | uses between UPP and 2.7V level shifter            |
| 0        | IRTX                                | UPP          | UEM         | Out | Dig      | 0/1.8 V                                                   | 1.152 Mbit/s<br>max | Infrared Transmit Note: no IR in NKW-<br>1/NKW-1C. |
| 1        | IRRX                                | UEM          | UPP         | In  |          |                                                           |                     | Infrared Receive                                   |
| 2        | MBUSTX                              | UPP          | UEM         | In  | Dig      | 0/1.8 V                                                   | 9k6 b/s             | MBUS Transmit                                      |
| 3        | MBUSRX                              | UEM          | UPP         | Out | 1        |                                                           | 9k6 b/s             | MBUS Receive / FDL C/k                             |
|          |                                     |              |             |     |          |                                                           | <7Mb/s              |                                                    |
| 4        | FBUSTXI                             | UPP          | UEM         | In  | Dig      | 0/1.8 V                                                   | <115kb/s            | FBUS Transmit <i>l FDL Tx</i>                      |
|          |                                     |              |             |     |          |                                                           | <1Mb/s              |                                                    |
| 5        | FBUSRXI                             | UEM          | UPP         | Out |          |                                                           | <115kb/s            | FBUS Receive / FDL Rx                              |
|          |                                     |              |             |     |          |                                                           | <7Mb/s              |                                                    |

| SLO | WAD(6:0)* |                     |      | SLov  | w Spe                                                       | ed ADC Lines             | s, UEM extern | nal                                                                                                 |  |
|-----|-----------|---------------------|------|-------|-------------------------------------------------------------|--------------------------|---------------|-----------------------------------------------------------------------------------------------------|--|
| 0   | BSI       | BATTE               | UEM  | In    | Ana                                                         | 0-2.7V                   |               | Battery Size Indicator/FDL init                                                                     |  |
| 1   | BTEMP     | RY                  |      |       |                                                             |                          |               | Battery Temperature                                                                                 |  |
| 5   | PDMid     | RF<br>PDMod         | UEM  | In    | Ana                                                         | 0-2.7V                   |               | Power detection module identification to<br>slow ADC (ch 5, previous VCTCXO Temp)<br>signal to UEM. |  |
| 6   | PATEMP    | RF;<br>PDMod<br>NTC |      |       |                                                             |                          |               | Tx PA Temperature, Measured from Power<br>Detection Module                                          |  |
|     |           |                     |      |       |                                                             |                          |               |                                                                                                     |  |
| RFC | ONV(9:0)* |                     |      | RF- F | RF- BB Analog Signals: Tx I&Q, Rx I&Q and ref (TACO&SAFARI) |                          |               |                                                                                                     |  |
| 0   | RXIP      | RFIC                | UEM  | In    | Ana                                                         | 1.4Vpp                   |               | Differential positive/negative in-phase Rx                                                          |  |
| 1   | RXIN      | ]                   |      |       |                                                             | max. diff.<br>0.5Vnn tvn |               | Signal                                                                                              |  |
| 2   | RXQP      | 1                   |      |       |                                                             | bias                     |               | Diff. Positive/negative quadrature phase Rx                                                         |  |
| 3   | RXQN      | 1                   |      |       |                                                             | 1.30V                    |               | Signal                                                                                              |  |
| 4   | TXIP      | UEM                 | RFIC | Out   | Ana                                                         | 2.2Vpp                   |               | Differential positive/negative in-phase Tx                                                          |  |
| 5   | TXIN      | 1                   |      |       |                                                             | max. diff.<br>0.6VnnTvn  |               | Signal                                                                                              |  |
| 6   | ΤΧΩΡ      | ]                   |      |       |                                                             | o.ovppryp<br>Bias        |               | Differential positive/negative quadrature                                                           |  |
| 7   | TXQN      | 1                   |      |       |                                                             | 1.30V                    |               | phase Tx Signal                                                                                     |  |
|     |           |                     |      |       |                                                             |                          |               |                                                                                                     |  |
| 9   | VREFRF01  | UEM                 | RFIC | Out   | Vhef                                                        | 1.35 V                   |               | RF IC Reference voltage from UEM                                                                    |  |

| Rip<br>#             | Signal<br>Name<br>DAMPS/G<br>SM1900 | Conn<br>from        | UEM<br>I/O                                           |            | Signal  <br>A/DLev<br>Timing | Properties<br>relsFreq./<br>resolution | Description / Notes         |                                                                                                     |
|----------------------|-------------------------------------|---------------------|------------------------------------------------------|------------|------------------------------|----------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------|
| REA                  | JXCONV(2:0)                         | )                   | RF-BB a                                              | uxilia     | ry ana                       | log Signals                            |                             |                                                                                                     |
| 0                    |                                     |                     |                                                      |            |                              |                                        |                             |                                                                                                     |
| 1                    | TXPWRDET                            | TXPow. Det.<br>Mod. | UEM                                                  | In         | Ana                          | 0.1-2.7V                               |                             | Tx PWR Detector Output<br>to UEM                                                                    |
| 2                    | AFC                                 | UEM                 | vстсхо                                               | Out        | Ana                          | 0.1-2.4∨                               | 11bits                      | AFC control voltage to VCTCXO, default<br>about 1.3V                                                |
|                      |                                     |                     |                                                      |            |                              |                                        |                             |                                                                                                     |
| IRIF, no bus no rips |                                     | UEM 2.7             | V sigr                                               | nals to    | IR Module                    | Note: no IR in                         | NKW-1X/NKW-1CX              |                                                                                                     |
|                      | IRLEDC                              | UEM                 | IR                                                   | Out        | Dig                          | 0/2.7V                                 | 9k6 -1 M bit/s              | IR Tx_signal to IR Module                                                                           |
|                      | IRRXN                               | IR                  | UEM                                                  | In         | Dig                          | 0/2.7V                                 | 9k6 -1 M bit/s              | IR Receiver signal from IR Module                                                                   |
|                      |                                     |                     |                                                      |            |                              |                                        |                             |                                                                                                     |
| UIDF                 | UIDRV lines, no bus                 |                     |                                                      | vers: s    | sinkin                       | g outputs to                           | ) Buzzer, <u>Vibr</u> z     | , keyboard LEDs, display LEDs                                                                       |
|                      | BUZZO                               | UEM                 | Buzzer                                               | Out        | Dig                          | 350mA<br>max. /<br>Vbatt               | 1-5 kHz,<br>PVVM vol        | Open_collector sink switch output for<br>Buzzer. Frequency controlled for pitch,<br>PWM for volume  |
|                      | VIBRA                               | UEM                 | Vibra                                                | Out        | Dig                          | 135mA<br>max /<br>Vbatt                | 64/128/256/<br>512 Hz       | Open_collector sink switch/Frequency/ pwm<br>output for buzzer<br>Note: no vibra in NKW-1X/NKW-1CX. |
|                      | DLIGHT                              | UEM                 | UI                                                   | Out        | Dig                          | 100mA /<br>⊻batt                       | Switch/<br>100Hz <u>pwm</u> | Open drain switch/ <u>pwm_output</u> for display<br>light                                           |
|                      | KLIGHT                              | UEM                 | UI                                                   | Out        | Dig                          | 100mA /<br><u>Vbatt</u>                | Switch/<br>100Hz <u>gwm</u> | Open drain switch/ <u>pwm_output</u> for <u>keylight</u>                                            |
|                      |                                     |                     |                                                      |            |                              |                                        |                             |                                                                                                     |
| ACC                  | DIF lines, no                       | bus *               | Wired D                                              | igital .   | Acces                        | sory Interfa                           | ice, test patter            | n in NKW-1X/NKW1-CX                                                                                 |
|                      | MBUS                                | UEM                 | Test<br>Pad 7                                        | In/Ou<br>t | Dig                          | 0/2.7∨                                 | 9k6bit/s                    | Mbus bidirectional asynchronous serial data<br>bus/FDL clock, 0-8MHz depends on project             |
|                      | FBUSTXO                             | UEM                 | Test<br>Pad 2                                        | Out        | Dig                          | 0/2.7V                                 | 9k6-115kbit/s               | Ebus asynchronous serial data output /FDL<br>data out <1Mbit/s                                      |
|                      | FBUSRXO                             | Test<br>Pad 3       | UEM                                                  | In         | Dig                          | 0/2.7V                                 | 9k6-115kbit/s               | Ebus asynchronous serial data input/FDL in,<br>0-8Mb/s depends on project                           |
|                      |                                     |                     |                                                      |            |                              |                                        |                             |                                                                                                     |
| RTC                  | RTCBATT lines, no bus *             |                     | Connector pads for Real Time Clock bas<br>1X/NKW-1CX |            |                              |                                        |                             | battery Note: no back-up battery in NKW-                                                            |
|                      | VBACK UEM                           |                     | RTCBATT                                              | ln/        | Vsup                         | +2-3.3V                                |                             | For back up battery Li 6.8x1.4                                                                      |
|                      | GND                                 | Global G            | ND                                                   | Out        | Chua                         | 0                                      |                             | 2.3mAh@3.3∨                                                                                         |

| Rip<br># | Signal<br>Name<br>DAMPS/<br>GSM1900 | Conn<br>from    | Connected<br>from to                                                     |       | UEM Signal I<br>A/DLev<br>I/O Timing |                       | Properties<br>/elsFreq./<br>resolution | Description / Notes                                           |  |  |  |
|----------|-------------------------------------|-----------------|--------------------------------------------------------------------------|-------|--------------------------------------|-----------------------|----------------------------------------|---------------------------------------------------------------|--|--|--|
| HP I     | NTERNAL                             | AUDIO           |                                                                          |       |                                      | 1                     |                                        |                                                               |  |  |  |
| AUDI     | O(4:0)                              |                 | HP Internal analog ear & microphone IF between UEM and Mic/Ear circuitry |       |                                      |                       |                                        |                                                               |  |  |  |
| 0        | EARP                                | UEM             | Earpiece                                                                 | Out   | Ana                                  | 1.25V                 | Audio                                  | Differential signal to HP internal Earpiece.                  |  |  |  |
| 1        | EARN                                |                 |                                                                          |       |                                      |                       |                                        | Load resistance 32 ohm.                                       |  |  |  |
| 2        | MIC1N                               | Mic             | UEM                                                                      | In    | Ana                                  | 100mVpp               | Audio                                  | Differential signal from HP internal MIC,                     |  |  |  |
| 3        | MIC1P                               |                 |                                                                          |       |                                      | max αιπ.              |                                        | 2mv nominai                                                   |  |  |  |
| 4        | MICB1                               | Mic             | UEM                                                                      | Out   | ∨<br>bias                            | 2.1V typ./<br>≺600 uA | DC Bias                                | Bias voltage for internal MIC                                 |  |  |  |
|          |                                     |                 |                                                                          |       |                                      |                       |                                        |                                                               |  |  |  |
| EXT      | ERNAL A                             | UDIO IN         | TERFAC                                                                   | CE    |                                      |                       |                                        |                                                               |  |  |  |
| XAUE     | )10( <mark>9</mark> :0)*            |                 | External                                                                 | Audio | o IF be                              | etween UEI            | M and X-audio                          | circuitry                                                     |  |  |  |
| 0        | HEADINT                             | SysCon/HS<br>et | UEM                                                                      | In    | Dig                                  | 0/2.7V                |                                        | Input for Headset Connector HeadInt Switch                    |  |  |  |
| 1        | HF                                  | UEM             | SysCon/H<br>Set                                                          | Out   | Ana                                  | 1.0Vpp<br>bias 0.8V   | Audio                                  | External Earpiece Audio Signal                                |  |  |  |
| 2        | HFCM                                |                 |                                                                          |       | Ana                                  | 0.8 Vdc               |                                        | Reference output for DC coupled external<br>Earpiece          |  |  |  |
| 3        | MICB2                               | UEM             | SysCon<br>/<br>Headse<br>t                                               | Out   | ∨<br>bias                            | 2.1V typ/<br>600 uA   |                                        | Bias voltage for external MIC                                 |  |  |  |
| 4        | MIC2P                               | SysCon/         | UEM                                                                      | In    | Ana                                  | 200mVpp               | Audio                                  | Differential signal from external MIC                         |  |  |  |
| 5        | MIC2N                               | Headset         |                                                                          |       |                                      | max diff              |                                        |                                                               |  |  |  |
| 6        | HOOKINT                             | Sys Con         | UEM                                                                      | In    | Ana/<br>Digi                         | 02.7V                 | DC                                     | HS Button interrupt, External Audio<br>Accessory Detect (EAD) |  |  |  |
|          |                                     |                 |                                                                          |       |                                      |                       |                                        |                                                               |  |  |  |
| CHA      | RGER int                            | erface          |                                                                          |       |                                      |                       |                                        |                                                               |  |  |  |
| CHAF     | RGER lines,                         | no bus *        |                                                                          |       |                                      |                       |                                        |                                                               |  |  |  |
|          | VCHARIN                             | Charger         | UEM                                                                      | In    | Vehr                                 | < 16V<br>< 1.2A       | DC                                     | Vch from Charger Connector, max.20V                           |  |  |  |
|          | GND                                 |                 |                                                                          |       | GND                                  |                       |                                        | GND from/to Charger connector                                 |  |  |  |
|          |                                     |                 |                                                                          |       |                                      |                       |                                        |                                                               |  |  |  |
| PWR      | ONX *                               |                 | Power O                                                                  | n Sig | nal, se                              | ee also the           | UI/keyboard                            |                                                               |  |  |  |
|          | PWRONX                              | UI              | UEM                                                                      | in    | Dig                                  | 0/Vbatt               |                                        | Power button                                                  |  |  |  |
|          | GND                                 |                 |                                                                          |       | GND                                  |                       |                                        | GND for Power button                                          |  |  |  |

| Rip<br># | Signal<br>Name<br>DAMPS/<br>GSM190<br>0 | Connected<br>fromto |                 | UEM<br>I/O |             | Signal<br>A/DLe<br>Timing | Properties<br>velsFreq./<br>resolution | Description / Notes                                                                          |
|----------|-----------------------------------------|---------------------|-----------------|------------|-------------|---------------------------|----------------------------------------|----------------------------------------------------------------------------------------------|
| VBB,     | , <mark>Globals</mark> in               | stead of Bu         | IS <sup>*</sup> | Regu       | ulated      | BB Supply                 | Voltages                               |                                                                                              |
|          | VANA                                    | UEM                 |                 | Out        | Vieg        | 2.78∨<br>+-3%             | 80mA max.                              | Disabled in sleep mode.                                                                      |
|          | VFLASH1                                 | UEM                 |                 | Out        | <u>Vreg</u> | 2.78 ∨<br>+-3 %           | 70mA max.                              | 1.5mA max. in sleep mode.<br>VFLASH1 is always enabled after power on.                       |
|          | VFLASH2                                 | UEM                 |                 | Out        | <u>Vreg</u> | 2.78 ∨<br>+-3 %           | 40mA max.                              | VFLASH2 is disabled by default.                                                              |
|          | VI0                                     | UEM                 |                 | Out        | <u>Vreg</u> | 1.8 ∨<br>+- 4.5 %         | 150mA max.                             | 1.5mA max. jn sleep mode.<br>VIO is always enabled after power on.                           |
|          | VCORE                                   | UEM                 |                 | Out        | <u>Vreg</u> | 1.0-1.8 ∨<br>+-5 %        | 200mA max.                             | 200 yA max. in sleep mode.                                                                   |
|          | VSIM                                    | UEM                 | SIM             | Out        | <u>Xtea</u> | 1.80/3.0V                 | 25 <u>mA</u> max.                      | 500 uA max. in sleep mode<br>Not used in NKW-1X/NKW-1CX.                                     |
|          | VBACK                                   | UEM                 |                 | In/Ou<br>t | <u>Vreg</u> | 3.0 V                     |                                        | No external use, only for RTC battery<br>charging/discharging<br>Not used in NKW-1X/NKW-1CX. |

# **UPP Block Signals**

| RFCONVDA(5:0)   | See UEM / RFCONVDA(5:0)    |
|-----------------|----------------------------|
| RFCONVCTRL(2:0) | See UEM / RFCONVCONTR(2:0) |
| AUDUEMCTRL(3:0) | See UEM / AUDUEMCTRL(3:0)  |
| AUDIODATA(1:0)  | See UEM / AUDIODATA(1:0)   |
| ISIMIF(2:0)     | See UEM / ISIMIF(2:0)      |
| PUSL(2:0)       | See UEM / PUSL(2:0)        |
| IAC CDIF(5:0)   | See UEM / IACCDIF(5:0)     |

| RFCLK & GND              | See BB_RF IF Conn / RFCLK (not BUS)            |
|--------------------------|------------------------------------------------|
| RFICCNTRL(2:0)           | See BB_RF IF Conn / RFICCNTRL(2:0)             |
| GENIO(28:0)/rips 5 and 6 | See BB_RF IF Conn / GENIO(28:0) also Sec 5.2.4 |

| Rip<br>#                    | Signal<br>Name<br>DAMPS/<br>GSM1900 | Coni<br>fron | UF<br>IA | эр<br>О | Signal Pr<br>A/DLeve<br>Timing r | operties<br>IsFreq./<br>esolution | Description / Notes |                                                                                                          |
|-----------------------------|-------------------------------------|--------------|----------|---------|----------------------------------|-----------------------------------|---------------------|----------------------------------------------------------------------------------------------------------|
| UPP Globals, no bus, no rip |                                     |              |          |         | er sup                           | plies and GN                      | D                   |                                                                                                          |
|                             | VIO                                 | UPP          | UEM      | In      | Vreg                             | 1.8 ∨<br>+- 4.5 %                 | 20mA max.           | UPP I/O power supply                                                                                     |
|                             | VCORE                               | UPP          | UEM      | In      | Vreg                             | 1.0-1.8 V<br>+- 5 %               | 100mA<br>max.       | UPP logics and processors power supply,<br>settable to reach the speed for various clock<br>frequencies. |
|                             | GND                                 | UPP          | VSSXXX   |         |                                  | 0                                 |                     | Global GND                                                                                               |

| Rip<br>#                                        | Signal<br>Name<br>DAMPS/<br>GSM1900 | Connected<br>from to |      | UPP<br>I/O |            | Signal Pı<br>A/DLeve<br>Timing r | roperties<br>IsFreq./<br>esolution | Description / Notes |                                                                       |
|-------------------------------------------------|-------------------------------------|----------------------|------|------------|------------|----------------------------------|------------------------------------|---------------------|-----------------------------------------------------------------------|
| MEM                                             | ADDA(23:0)                          | ) *                  | Exte | ernal Memo | ry Add     | lress                            | /Data Bus                          |                     |                                                                       |
| 0-<br>15                                        | EXTAdDa<br>0:15                     | UPP                  |      | Mernory    | In/Ou<br>t | Dig                              | 0-1.8∨                             | 25 / 150 ns         | Burst Flash Address (0:15) & Data (0:15)<br>Direct Mode Address (0:7) |
| 16-<br>23                                       | EXTAd<br>16:23                      | UPP                  |      | Memory     | Out        | Dig                              | 0-1.8∨                             | 25 / 150 ns         | Burst Flash Address (16:23)<br>Direct Mode Data (8:15)                |
|                                                 |                                     |                      |      |            |            |                                  |                                    |                     |                                                                       |
| MEM                                             | CONT(9:0)                           | *                    | Exte | ernal Memo | ry Cor     | ntrol E                          | Bus                                |                     |                                                                       |
| 0                                               | EatWrX                              | UPP                  |      | Memory     | Out        | Dig                              | 0-1.8 V                            |                     | Write Strobe                                                          |
| 1                                               | ExtRdX                              | UPP                  |      | Memory     | Out        | Dig                              | D-1.8∨                             |                     | Read Strobe                                                           |
| 2                                               | FIs2CSX                             | UPP                  |      | Memory     | Out        | Dig                              | 0-1.8∨                             |                     | 2nd Flash Chip Select, not used in NKW-<br>1/NKW-1C                   |
| 3                                               | Fisbaax                             | UPP                  |      | Memory     | Out        | Dig                              | 0-1.8 V                            |                     | Flash Burst Address Advance<br>Direct Mode Address (16)               |
| 4                                               | FISPS                               | UPP                  |      | Memory     | In/Ou<br>t | Dig                              | 0-1.8∨                             | 25 ns               | Burst Mode Flash Data Invert<br>Direct Mode Address (17)              |
| 5                                               | FIsAVOX                             | UPP                  |      | Memory     | Out        | Dig                              | 0-1.8∨                             |                     | Flash Addr Data Valid/ Latch Burst Addr<br>Direct Mode Address (18)   |
| 6                                               | FisCik                              | UPP                  |      | Memory     | Out        | Dig                              | 0-1.8∨                             | 50 MHz              | Burst Mode Flash Clock<br>Direct Mode Address (19)                    |
| 7                                               | FIsCSX                              | UPP                  |      | Memory     | Out        | Dig                              | 0-1.8 V                            |                     | Flash Chip Select                                                     |
| 8                                               | FIsRDY                              | UPP                  |      | Memory     | In         | Dig                              | 0-1.8 V                            |                     | Ready Signal for Flash                                                |
| 9                                               | FISRSTX                             | UPP                  |      | Memory     | In         | Dig                              | 0-1.8 V                            |                     | Reset Signal for Flash                                                |
|                                                 |                                     |                      |      |            |            |                                  |                                    |                     |                                                                       |
| GENIO(28:0) Memory Write Protect from GENIO bus |                                     |                      |      |            |            |                                  |                                    |                     |                                                                       |
| 23                                              | GENIO(23)                           | UPP                  |      | Memory     | Out        | Dig                              | 0-1.8 V                            |                     | Write Protect, 0-active                                               |

# **NOKIA** CCS Technical Documentation

| Rip<br># | Signal<br>Name<br>DAMPS,<br>GSM1900 | Conn<br>from | ected<br>to  | UP<br>1/1  | Р<br>0     | Signa<br>A/DL<br>Timin | al Properties<br>evelsFreq./<br>g_resolution | Description / Notes                                              |
|----------|-------------------------------------|--------------|--------------|------------|------------|------------------------|----------------------------------------------|------------------------------------------------------------------|
| GENI     | <u>Q(</u> 28:0)                     |              | General      | l I/O Pin  | s, Th      | e bold for             | nt lines are only                            | / valid one for product.                                         |
| 0        | Security<br>bypass                  | UPP          |              | In         | Dig        | 0-1.8 V                | In / Pull Up                                 | R&D only                                                         |
| 1        | EmuRresent                          | UPP          |              | In         | Dig        | 0-1.8 V                | In / Pull Up                                 | R&D only                                                         |
| 2        | GENIO2                              | UPP          |              | In/Out     | Dig        | 0-1.8 V                | in / Pull Up                                 | RF PA identification                                             |
| 3        | GENI03                              | UPP          |              | In/Out     | Dig        | 0-1.8 V                | In / Pull Down                               | RF PA identification                                             |
| 4        | LCDRstX                             | UPP          | Display      | Out        | Dig        | 0-1.8 V                | Out / 0                                      | Display Reset                                                    |
| 5        | TXP1                                | UPP          | RF           | Out        | Dig        | 0-1.8 V                | Out / 0                                      | Tx Power Enable (Low Band)                                       |
| 6        | TXP2                                | UPP          | RF           | Out        | Dig        | 0-1.8 V                | Out / 0                                      | Tx Power Enable (High Band)                                      |
| 7        | Not Used                            | UPP          |              | Out        | Dig        | 0-1.8 V                | In / Pull Down                               |                                                                  |
| 8        | Not Used                            | UPP          |              | Out        | Dig        | 0-1.8 V                | In / Pull Down                               |                                                                  |
| 9        | Not Used                            | UPP          | GND          | Out        | Dig        | 0-1.8 V                | Pull Down                                    |                                                                  |
| 10       | IRModSD                             | UPP          | IR<br>Module | Out        | Dig        | 0-1.8 V                | In / Pull Down                               | IR Module Shut Down<br>Note: Not used in NKW-1X/NKW-1CX.         |
| 11       | Bland Sel                           | UPP          | RF/ FMR      | Out        | Dig        | 0-1.8 V                | In / Pull Up                                 | Lo/Hi Band Selection (DAMPS) / Extended Band,<br>Selection (PDC) |
| 12       | ARata                               | UPP          |              | In/Out     | Dig        | 0-1.8 V                | In / Pull Down                               |                                                                  |
| 13       | IRModuleEIR                         | UPP          | IR / RF      | Out        | Dig        | 0-1.8 V                | In / Pull Up                                 | Fast IR                                                          |
| 14       | Not Used                            | UPP          |              | In         | Dig        | 0-1.8 V                | In / Pull Down                               |                                                                  |
| 15       | Not Used                            | UPP          |              | Out        | Dig        | 0-1.8 V                | In / Pull Down                               |                                                                  |
| 16       | Not Used                            | UPP          |              | In         | Dig        | 0-1.8 V                | In / Pull Up                                 |                                                                  |
| 17       | Not Used                            | UPP          |              | In         | Dig        | 0-1.8 V                | In / Pull Up                                 |                                                                  |
| 18       | Not Used                            | UPP          |              | Out        | Dig        | 0-1.8 V                | In / Pull Down                               |                                                                  |
| 19       | Not Used                            | UPP          | LPRF/RF      | In/Out     | Dig        | 0-1.8 V                | In / Pull Down                               | LPRF Data In / Accessory Buffer Enable / <u>PAQ ain</u>          |
| 20       | Not Used                            | UPP          | LPRF         | Out        | Dig        | 0-1.8 V                | Out/0                                        | LPRF Data Out                                                    |
| 21       | Not Used                            | UPP          | LPRF         | Out        | Dig        | 0-1.8 V                | In / Pull Up                                 | LPRF Sync /Accessory Mute                                        |
| 22       | Not Used                            | UPP          | LPRF         | Out        | Dig        | 0-1.8 V                | In / Pull Down                               | LPRF Interrupt/Accessory Power Up                                |
| 23<br>24 | FLSWRPX<br>Not Used                 | UPP<br>UPP   | FLASH        | Out<br>Out | Dig<br>Dig | 0-1.8 V<br>0-1.8 V     | Out / 1<br>In / Pull Up                      | Write Protect, 0-active when protected                           |
| 25       | Not Used                            | UPP          |              | In/Out     | Dig        | 0-1.8 V                | In / Pull Up                                 |                                                                  |
| 26       | Not Used                            | UPP          |              | Out        | Dig        | 0-1.8 V                | In / Pull Down                               |                                                                  |
| 27       | Not Used                            | UPP          |              | In/Out     | Dig        | 0-1.8 V                | In / Pull Up                                 |                                                                  |
| 28       | Not Used                            | UPP          |              | Out        | Dig        | 0-1.8 V                | Out/1                                        |                                                                  |
| 29       | Not used                            | UPP          | UEM          | In/Qu      | Dig        | 0/1.8 V                | Out/0                                        | SIMIODAI                                                         |
| 30       | Not used                            | UPP          | UEM          | In         | Dig        | 0/1.8 V                | Out/0                                        | SIMCLIA                                                          |
| 31       | Not used                            | UPP          | UEM          | In         | Dig        | 0//8 V                 | Out/1                                        | SIMIOCTRL                                                        |

| Rip<br># | Signal<br>Name<br>DAMPS/GS<br>M1900 | Connected<br>from to |              | UPP<br>I/O |       | Signal Pı<br>A/DLeve<br>Timing r | roperties<br>IsFreq./<br>esolution | Description / Notes                      |
|----------|-------------------------------------|----------------------|--------------|------------|-------|----------------------------------|------------------------------------|------------------------------------------|
| KEY      | B(10:0) *                           | Keybo                | oard matri   | ix         |       |                                  |                                    |                                          |
| 0        | P00                                 | UPP                  | KEYBOAR<br>D | In         | Dig   | 0/1.8 V                          |                                    | Keyboard Matrix Line S1, Not used        |
| 1        | P01                                 | UPP                  | KEYBOA       | In         | Dig   | 0/1.8 V                          |                                    | Keyboard Matrix Line S1                  |
| 2        | P02                                 |                      |              |            |       |                                  |                                    | Keyboard Matrix Line S2                  |
| 3        | P03                                 |                      |              |            |       |                                  |                                    | Keyboard Matrix Line S3                  |
| 4        | P04                                 |                      |              |            |       |                                  |                                    | Keyboard Matrix Line S4                  |
| 5        | P10                                 | UPP                  | KEYBOA       | In         | Dig   | 0/1.8 V                          |                                    | Keyboard Matrix Line R0                  |
| 6        | P11                                 |                      | RD .         |            |       |                                  |                                    | Keyboard Matrix Line R1                  |
| 7        | P12                                 |                      |              |            |       |                                  |                                    | Keyboard Matrix Line R2                  |
| 8        | P13                                 |                      |              |            |       |                                  |                                    | Keyboard Matrix Line R3                  |
| 9        | P14                                 |                      |              |            |       |                                  |                                    | Keyboard Matrix Line R4                  |
| 10       | P15                                 | UPP                  | KEYBOAR<br>D | In         | Dig   | 0/1.8 V                          |                                    | Keyboard Matrix Line R5, Not used        |
|          |                                     |                      |              |            |       |                                  |                                    |                                          |
| LCD      | Ul lines, no b                      | ıs *                 | Display a    | & UIS      | erial | Interface                        |                                    |                                          |
|          | LCDCamOk                            | UPP                  | DISPLAY      | Out        | Dig   | 0/1.8 V                          | 4.86 MHz/                          | Data clock for LCD serial bus, the speed |
|          |                                     |                      |              |            |       |                                  | 2.43 MHz                           | direction requirements                   |
|          | LCDCamTxDa                          |                      |              | 1/Out      | Dig   |                                  | 4.86 Mbit/s                        | Serial Data to/from LCD                  |
|          |                                     |                      |              |            |       | -                                | /2.43 Mbit/s                       |                                          |
|          | LCDCSX                              |                      |              | Out        | Dig   |                                  |                                    | LCD Chip Select                          |
|          | GENIO(4)                            |                      |              | Out        | Dig   |                                  |                                    | LCD Reset, 0-active                      |

| Rip<br># | Signal<br>Name<br>DAMPS/<br>GSM1900 | Coni<br>fron | nected<br>n to       | UI<br>UI                   | O<br>PP                        | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |     | Description / Notes                |  |
|----------|-------------------------------------|--------------|----------------------|----------------------------|--------------------------------|-----------------------------------------------------------|-----|------------------------------------|--|
| DSP.     | MCUTEST                             | *            | Ostrich Te           | est Inte                   | st Interface, for R&D use only |                                                           |     |                                    |  |
|          | GENTESTO                            | UPP          | Ostrich<br>Connector | Out                        | Dig                            | 0/1.8 V                                                   |     | Serial Tx Data to Ostrich Device   |  |
|          | GENTEST1                            | UPP          | Ostrich<br>Connector | Out                        |                                |                                                           |     | Serial Clock to Ostrich Device     |  |
|          | GENTEST2                            | UPP          | Ostrich<br>Connector | In                         |                                |                                                           |     | Serial Rx Data from Ostrich Device |  |
|          |                                     |              |                      |                            |                                |                                                           |     |                                    |  |
| JTA(     | G_EMULATI                           | ON *         | Emulator I           | nterface, for R&D use only |                                |                                                           | ily |                                    |  |
|          | JTCLK                               | UPP          | JTAG<br>Connector    | In                         | Dig                            | 0/1.8 V                                                   |     | JTAG Clock                         |  |
|          | JTRST                               | UPP          | JTAG<br>Connector    | In                         |                                |                                                           |     | JTAG Reset                         |  |
|          | JTDI                                | UPP          | JTAG<br>Connector    | In                         | ]                              |                                                           |     | JTAG Data In                       |  |
|          | JTMS                                | UPP          | JTAG<br>Connector    | In                         |                                |                                                           |     | JTAG Mode Select                   |  |
|          | JTDO                                | UPP          | JTAG<br>Connector    | Out                        |                                |                                                           |     | JTAG Data Out                      |  |
|          | BMU0                                | UPP          | JTAG<br>Connector    | 1/0                        |                                |                                                           |     | Emulation Control                  |  |
|          | BMU1                                | UPP          | JTAG<br>Connector    | 1/0                        |                                |                                                           |     | Emulation Control                  |  |

# Memory Block Interfaces

| Rip<br>#      | Signal<br>Name<br>DAMPS/<br>GSM1900 | Connected<br>from to |       | U          | 0                             | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |                | Description / Notes                                                                                    |  |  |
|---------------|-------------------------------------|----------------------|-------|------------|-------------------------------|-----------------------------------------------------------|----------------|--------------------------------------------------------------------------------------------------------|--|--|
| MEMADDA(23:0) |                                     |                      |       | Exte       | External Memory Addr/Data Bus |                                                           |                |                                                                                                        |  |  |
| 0-<br>15      | EXTADD<br>A 0:15                    | Memory               | UPP   | In/Ou      | Dig                           | 0/1.8 V                                                   | 25 / 150 ns    | Burst Flash Address (0:15) & Data (0:15)<br>Direct Mode Address (0:7)                                  |  |  |
| 16-<br>23     | EXTAD<br>16:23                      | Memory               | UPP   | In         | Dig                           | 0/1.8 V                                                   | 25/150 ns      | Burst Flash Address (16:23)<br>Direct Mode Data (8:15)                                                 |  |  |
| MEM           | CONT(8:0)                           |                      |       | Exte       | rnal N                        | lemory Contr                                              | ol Bus         |                                                                                                        |  |  |
| 0             | ExtWrX                              | Memory<br>_WE        | UPP   | In         | Dig                           | 0/1.8 V                                                   |                | Write Strobe                                                                                           |  |  |
| 1             | ExtRdX                              | Memory<br>_OE        | UPP   | In         | ]                             |                                                           |                | Read Strobe                                                                                            |  |  |
| 2             |                                     |                      |       |            | 1                             |                                                           |                |                                                                                                        |  |  |
| 3             | (FIsBAAX)<br>VPPCTRL                | Memory<br>(VPP)      | UPP   | In         |                               |                                                           |                | VPP=1.8V ,=> VIO used internally for VPP<br>VPP=5/12V, VPP used                                        |  |  |
| 4             | FISPS                               | Memory<br>PS         | UPP   | In/<br>Out |                               |                                                           | 25 ns          | Burst Mode Flash Data Invert<br>Direct Mode Address (17)                                               |  |  |
| 5             | FISAVDX                             | Memory<br>_AVD       | UPP   | In         |                               |                                                           |                | Flash Addr Data Valid/ Latch Burst Addr<br>Direct Mode Address (18)                                    |  |  |
| 6             | FISCLK                              | Memory<br>CLK        | UPP   | In         |                               |                                                           | 50 MHz         | Burst Mode Flash Clock<br>Direct Mode Address (19)                                                     |  |  |
| 7             | FISCSX                              | Memory<br>_CE        | UPP   | In         |                               |                                                           |                | Flash Chip Select                                                                                      |  |  |
| 8             | FISRDY                              | Memory<br>RDY        | UPP   | Out        |                               |                                                           |                | Ready Signal for Flash                                                                                 |  |  |
| 9             | FISRSTX                             | Memory<br>_RP        | UPP   | Out        |                               |                                                           |                | Flash reset, 0 active, (FLSRPX)                                                                        |  |  |
| GEN           | IO(28:0)                            |                      |       | Gene       | eral I/C                      | ) Pin used fo                                             | r extra contro | bl                                                                                                     |  |  |
| 23            | FLSWRPX                             | Memory<br>_WP        | UPP   | Out        | Dig                           | 0/1.8 V                                                   | 0              | Write Protect, 0-active protected                                                                      |  |  |
| Globals       |                                     |                      | Pow   | er sup     | pplies and pro                | oduction test                                             | pad            |                                                                                                        |  |  |
|               | VIO                                 | UEM                  | FLASH | In         | PWR                           | 1.8 V                                                     |                | FLASH power supply                                                                                     |  |  |
|               | VPP                                 | Prod TP 6            | FLASH | In         | Vpp                           | 0/(1.8)<br>/5/12V                                         |                | FLASH Programming/erasing<br>voltage/control. 5 or 12 V external voltage<br>for high speed programming |  |  |
|               | GND                                 |                      |       |            |                               |                                                           |                | Global GND                                                                                             |  |  |

# Audio Interfaces

| Rip<br># | Signal<br>Name<br>DAMPS/ | Conn<br>from | ected<br>to                                 | AU<br>I/                                                                 | dio<br>O  | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |                    | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |  | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |  | Description / Notes |
|----------|--------------------------|--------------|---------------------------------------------|--------------------------------------------------------------------------|-----------|-----------------------------------------------------------|--------------------|-----------------------------------------------------------|--|-----------------------------------------------------------|--|---------------------|
|          | GSM1900                  |              |                                             |                                                                          |           |                                                           |                    |                                                           |  |                                                           |  |                     |
| HP I     | INTERNAL                 | AUDIO        | _                                           |                                                                          |           |                                                           |                    |                                                           |  |                                                           |  |                     |
| AUDI     | O(4:0) *                 |              | HP Inter                                    | HP Internal microphone and earpiece IF between UEM and Mic/Ear circuitry |           |                                                           |                    |                                                           |  |                                                           |  |                     |
| 0        | EARP                     | UEM          | Earpiece                                    | Out                                                                      | Ana       | 1.25V                                                     | Audio              | Differential signal to HP internal Earpiece.              |  |                                                           |  |                     |
| 1        | EARN                     | ]            |                                             |                                                                          |           |                                                           |                    | Load resistance 32 ohm.                                   |  |                                                           |  |                     |
| 2        | MIC1N                    | Mic          | UEM                                         | In                                                                       | Ana       | 100mVpp                                                   | Audio, AC          | Differential signal from HP internal MIC                  |  |                                                           |  |                     |
| 3        | MIC1P                    |              |                                             |                                                                          |           | max diff.                                                 | coupled to<br>UEM  |                                                           |  |                                                           |  |                     |
| 4        | MICB1                    | Mic          | UEM                                         | Out                                                                      | V<br>bias | 2.1V typ./<br>≺600 uA                                     |                    | Bias voltage for internal MIC                             |  |                                                           |  |                     |
| Botto    | m Connecto               | r            | HP Internal microphone IF between Bottom co |                                                                          |           |                                                           |                    | onnector and Mic/Ear circuitry                            |  |                                                           |  |                     |
|          | MIC+                     | Mic          | Audio -                                     | In                                                                       | Ana       | 2mV nom                                                   | Audio              | Mic bias and audio signal. Microphone                     |  |                                                           |  |                     |
|          |                          |              | UEM                                         | Out                                                                      | Bias      | 2V2kohm                                                   | DC bias            | mounted into bottom connector                             |  |                                                           |  |                     |
|          | MIC-                     | ]            |                                             | In                                                                       | GND       | 0 (GND)                                                   |                    | AGND coupled to GND at UEM                                |  |                                                           |  |                     |
| Earpi    | iece Connect             | or Pads      | HP Inter                                    | nal IF                                                                   | betwo     | een Earpiec                                               | e and Mic/Ear (    | circuitry                                                 |  |                                                           |  |                     |
|          | "1"~EARP                 | EAR          | Audio -<br>UEM-                             | Out                                                                      | Ana       | 1.25V                                                     | Diff DC<br>coupled | Differential audio signal to earpice 32 ohm               |  |                                                           |  |                     |
|          | "2"~EARN                 |              | EAR<br>P/N                                  |                                                                          |           |                                                           | Audio              |                                                           |  |                                                           |  |                     |
|          |                          |              |                                             |                                                                          |           |                                                           |                    |                                                           |  |                                                           |  |                     |

# NOKIA CCS Technical Documentation

| Rip<br># | Signal<br>Name<br>DAMPS/<br>GSM1900 | Conn<br>from          | ected<br>to                                 | AU<br>V | DIO<br>O     | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |               | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution                                                                                                                     |  | Description / Notes |
|----------|-------------------------------------|-----------------------|---------------------------------------------|---------|--------------|-----------------------------------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|---------------------|
| EXT      | ERNAL A                             |                       | ITERFACE                                    |         |              |                                                           |               | l                                                                                                                                                                             |  |                     |
| XAUE     | )IO( <mark>9:</mark> 0)*            |                       | External                                    | l Audi  | o IF be      | etween UEI                                                | M and X-audio | circuitry                                                                                                                                                                     |  |                     |
| 0        | HEADINT                             | SysCon/HS<br>et       | UEM                                         | Out     | Dig          | 0/2.7V                                                    |               | Output to UEM for Headset Connector<br>"HeadInt" Switch                                                                                                                       |  |                     |
| 1        | HF                                  | UEM                   | SysCon/H<br>Set                             | In      | Ana          | 1.0Vpp<br>bias 0.8V                                       | Audio         | External Earpiece Audio Signal                                                                                                                                                |  |                     |
| 2        | HFCM                                |                       |                                             |         | Ana          | 0.8 Vdc                                                   |               | Reference for DC coupled external Earpiece                                                                                                                                    |  |                     |
| 3        | MICB2                               | UEM                   | SysCon<br>/<br>Headse<br>t                  | Out     | ∨<br>bias    | 2.1∨ typ/<br>600 uA                                       |               | Bias voltage for external MIC                                                                                                                                                 |  |                     |
| 4        | MIC2P                               | SysCon/               | UEM                                         | Out     | Ana          | 200mVpp                                                   | Audio         | Differential signal from external MIC                                                                                                                                         |  |                     |
| 5        | MIC2N                               | Headset               |                                             |         |              | max diff                                                  |               |                                                                                                                                                                               |  |                     |
| 6        | HOOKINT                             | Sys Con               | UEM                                         | Out     | Ana/<br>Digi | 02.7V                                                     | DC            | HS Button interrupt, External Audio<br>Accessory Detect (EAD)                                                                                                                 |  |                     |
| Botto    | m Connecto                          | )r                    | HP Internal microphone IF between Bottom co |         |              |                                                           |               | onnector and Mic/Ear circuitry                                                                                                                                                |  |                     |
|          | XMICP                               | HS/HF<br>Mic          | Audio -<br>UEM                              | In      | Ana          | 2/60mV<br>nom diff                                        | Audio         | Headset Mic bias and audio signal 2mV<br>nominal. HF Mic signal 60mV nominal.<br>Differential symmetric input                                                                 |  |                     |
|          |                                     |                       |                                             | Out     | Bias         | 2.1V bias/<br>1kohm                                       | DC bias       | Accessory detection by bias loadind (FAD                                                                                                                                      |  |                     |
|          |                                     |                       |                                             |         |              |                                                           |               | channel of slow ADC of UEM)                                                                                                                                                   |  |                     |
|          |                                     |                       |                                             |         |              |                                                           |               | Hook interrupt by heavy bias loading                                                                                                                                          |  |                     |
|          | XMICN                               | 1                     |                                             | In      | Ana          | 2/60mV<br>nom diff                                        | Audio         | Mic - connected to GND trough lower part<br>of splitted symmetric load resistor (2 x 1                                                                                        |  |                     |
|          |                                     |                       |                                             |         |              | GND/<br>1 kohm                                            |               | kohm)                                                                                                                                                                         |  |                     |
|          | XEARP                               | HS/HF<br>EAR/<br>Amp. | Audio -<br>UEM                              | In      | Ana          | 100 mV<br>nom diff                                        | Audio         | Quasi differential DC-coupled earpiece/HF<br>amplifier signal to accessory. DC biased to<br>0.8V; XEARN a quiet reference although<br>baye signal when loaded due to internal |  |                     |
|          | AEARN                               |                       |                                             |         |              |                                                           |               | series resistor.                                                                                                                                                              |  |                     |
|          | INT                                 | Switch                | Audio -<br>UEM                              | In      | Dig          | 0/2.7V                                                    |               | HS interrupt from bottom connector switch<br>when plug inserted                                                                                                               |  |                     |

# Key/Display blocks

#### **Keyboard Interface**

| Rip<br># | Signal<br>Name<br>DAMPS/G<br>SM1900 | Conne<br>from | ected<br>to                               | KI<br>V | ey<br>O | Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |              | Description / Notes                            |
|----------|-------------------------------------|---------------|-------------------------------------------|---------|---------|-----------------------------------------------------------|--------------|------------------------------------------------|
| KEYE     | 3(10:0)                             |               | Keyboard matrix, Roller key               |         |         |                                                           |              |                                                |
| 0        | P00                                 | Not used      | UPP                                       | Out     | Dig     | 0/1.8 V                                                   |              |                                                |
| 1        | P01                                 | Key Board     |                                           |         |         |                                                           |              | Key Board Matrix Line                          |
| 2        | P02                                 | Key Board     |                                           |         |         |                                                           |              | Keyboard Matrix Line                           |
| 3        | P03                                 | Key Board     |                                           |         |         |                                                           |              | Keyboard Matrix Line                           |
| 4        | P04                                 | Key Board     |                                           |         |         |                                                           |              | Keyboard Matrix Line                           |
| 5        | P10                                 | Key Board     |                                           |         |         |                                                           |              | Keyboard Matrix Line                           |
| 6        | P11                                 | Key Board     |                                           |         |         |                                                           |              | Keyboard Matrix Line                           |
| 7        | P12                                 | Key Board     |                                           |         |         |                                                           |              | Keyboard Matrix Line                           |
| 8        | P13                                 | Key Board     |                                           |         |         |                                                           |              | Keyboard Matrix Line                           |
| 9        | P14                                 | Key Board     |                                           |         |         |                                                           |              | Keyboard Matrix Line                           |
| 10       | P15                                 | Not used      |                                           |         |         |                                                           |              |                                                |
|          |                                     |               |                                           |         |         |                                                           |              |                                                |
| PWR_KEY  |                                     |               | Power Key, not a member of the keyboard m |         |         |                                                           | e keyboard n | natrix                                         |
|          | PWR_KEY                             | Power key     | UEM                                       | Out     | Dig     | 0Avbatt                                                   |              | Power Key, not a member of the keyboard matrix |

#### **Display Interface**

| Rip<br>#    | Signal Connected<br>Name from to<br>DAMPS/G<br>SM1900 |                  | ected<br>to | Display Signal Properties<br>A/DLevelsFreq./<br>Timing resolution |         | operties<br>IsFreq./<br>esolution | Description / Notes |                         |  |
|-------------|-------------------------------------------------------|------------------|-------------|-------------------------------------------------------------------|---------|-----------------------------------|---------------------|-------------------------|--|
| LCDUI(2:0)  |                                                       |                  | Display a   | & UI S                                                            | erial I | nterface                          |                     |                         |  |
| 0           | LCDCAMCLK                                             | UPP              | Displ.      | In                                                                | Dig     | 0/1.8 V                           | 1 MHz               | Clock to LCD            |  |
| 1           | LCDCAMTXD<br>A                                        | UPP              | Displ.      | ln/<br>Out                                                        | Dig     | 0/1.8 V                           | 1 MHz               | Data to/from LCD        |  |
| 2           | LCDCSX                                                | UPP              | Displ.      | In                                                                | Dig     | 0/1.8 V                           |                     | LCD Chip Select         |  |
| GENIO(28:0) |                                                       | General I/O Pins |             |                                                                   |         |                                   |                     |                         |  |
| 4           | LCDRstX                                               | UPP              | Display     | Out                                                               | Dig     | 0/1.8 V                           | Out/0               | Display Reset, 0-active |  |

# **RF Module**

### Requirements

The RH-41 RF module supports the following systems:

- AMPS
- TDMA 800
- TDMA 1900

The minimum transceiver performance requirements are described in TIA/EIA-136-270. The RH-41 RF must follow the requirements in the revision A. The EMC requirements are set by FCC 47CFR 15.107 (conducted emissions), 15.109 (radiated emissions, idle mode), and 22.917 (radiated emissions, call mode).

The dualband RF module is capable of seamless operation between the 800 MHz and

1900 MHz bands, with measuring capability for cross-band hand-off and maho-measurements.

### Design

The RF design is centered around the Taco RF-IC. Taco consists of receivers, transmitter IF parts, highband TX upconverter, lowband TX upconverter, and all PLLs, lowband LNA, TX VHF VCO active part, and loopfilter.

RF filtering, 2G LNA, power amplifiers, and TX power detection circuitry are left outside Taco.

The phone is comprised of one single-sided, six-layer PWB. A single multiwall RF shield is used and this sets the maximum component height to 2.0 mm. An internal antenna is located on the top of the phone and there is room for a 4.0 mm high ceramic duplexer under the antenna assembly.

# **Software Compensations**

The following software compensations are required:

- Power levels temperature compensation
- Power levels channel compensation
- Power level reduction due to low battery Voltage
- TX Power Up/Down Ramps
- PA's bias reference currents vs. power, temp and operation mode
- RX IQ DC offsets
- RSSI channel compensation

# **Main Technical Characteristics**

#### **RF Frequency Plan**

The RH-41 frequency plan is shown in the following figure. A 19.44 MHz VCTCXO is used for UHF and VHF PLLs and as a baseband clock signal. All RF locals are generated in PLLs.



#### Figure 11: RF Frequency Block Plan

The RX intermediate frequency is the same on both operating bands. Due to the AMPS mode, simultaneous reception and transmission, TX and RX IF frequencies are exactly 45 MHz apart. RXIF is 135.54 MHz and TXIF is 180.54 MHz. The RXIF frequency is set so that it is not a multiple of either of VHF's comparison frequency (120k). In digital modes (TDMA800/1900), RXIF frequency is also 135.54 MHz and TXIF is same (180.54MHz) with all modes (TDMA800/1900).

### **DC Characteristics**

#### **Power Distribution Diagram**

Note: The current values in the following figure are not absolute values and cannot be measured. These values represent maximum/typical currents drawn by the corresponding RF or Taco blocks in use, and are, therefore, dependent on the phone's operating mode and state.



#### Figure 12: Power distribution

#### Regulators

The regulator circuit is the UEM and the specifications can be found in the following table:

| Regulator name | Output voltage (V) | Regulator Max.<br>current (mA)                                                       | RF total 1 GHz | RF total 2 GHz |
|----------------|--------------------|--------------------------------------------------------------------------------------|----------------|----------------|
| VR1 a/b        | 4.75 ± 3%          | 10                                                                                   | 4              | 4              |
| VR2            | 2.78 ± 3%          | 100                                                                                  | 100            | 76             |
| VR3            | 2.78 ± 3%          | 20                                                                                   | 2              | 2              |
| VR4            | 2.78 ± 3%          | 50                                                                                   | 23             | 24             |
| VR5            | 2.78 ± 3%          | 50                                                                                   | 5              | 5              |
| VR6            | 2.78 ± 3%          | 50                                                                                   | 5              | 5              |
| VR7            | 2.78 ± 3%          | 45                                                                                   | 40             | 45             |
| IPA1, IPA2     | 2.7 max.           | $ \begin{array}{r} 1 \pm 10\% \\ 3 \pm 4\% \\ 3.5 \pm 4\% \\ 5 \pm 3\% \end{array} $ | 1.3 – 5.0      | 1.3 – 3.7      |
| VREFRF01       | 1.35 ± 0.5%        | 0.12                                                                                 | 0.05           | 0.05           |
| VFLASH1        | 2.78 ± 3%          | 70                                                                                   | 1              | 1              |

### Receiver

The receiver shows a superheterodyne structure with zero 2nd IF. Lowband and highband receivers have separate frontends from the diplexer to the first IF. Most of the receiver functions are integrated in the RF ASIC. The only functions out of the chip are highband LNA, duplexers and SAW filters. In spite of a slightly different component selection, the receiver characteristics are very similar on both bands.

An active 1st downconverter sets naturally high gain requirements for preceding stages. Hence, losses in very selective frontend filters are minimized down to the limits set by filter technologies used and component sizes. LNA gain is set up to 16dB, which is close to the maximum available stable gain from a single stage amplifier. LNAs are not exactly noise matched in order to keep passband gain ripple in minimum. Filters have relative tight stopband requirements, which are not all set by the system requirements but the interference free operation in the field. In this receiver structure, linearity lies heavily on mixer design. The 2nd order distortion requirements of the mixer are set by the 'half IF' suppression. A fully balanced mixer topology is required. Additionally, the receiver 3rd order IIP tends to depend on active mixer IIP3 linearity due to pretty high LNA gain.

IF stages include a narrowband SAW filter on the 1st IF and a integrated lowpass filtering on zero IF. SAW filter guarantees 14dBc attenuation at alternating channels, which gives acceptable receiver IMD performance with only moderate VHF local phase noise performance. The local signal's partition to receiver selectivity and IMD depends then mainly on the spectral purity of the 1st local. Zero 2nd IF stages include most of receivers signal gain, AGC control range and channel filtering.

| ITEM                                                                                                  | NMP Requirement            |                      |  |  |
|-------------------------------------------------------------------------------------------------------|----------------------------|----------------------|--|--|
|                                                                                                       | TDMA, AMPS<br>800          | TDMA 1900            |  |  |
| RX frequency range, DAMPS 800                                                                         | 869.01<br>893.97           | 1930.050<br>1989.990 |  |  |
| LO frequency range                                                                                    | 2009.1<br>2059.2           | 2065.59<br>2125.53   |  |  |
| 1st IF frequency                                                                                      | 135.54                     |                      |  |  |
| Channel NBW, RF                                                                                       | 28.6                       |                      |  |  |
| IF 1 3dB roll off min. frequency (+-?f)                                                               | 13                         |                      |  |  |
| 2nd IF min. 3dB bandwidth                                                                             | 16 / IQ-branch             |                      |  |  |
| Max total group delay at 3dB bandwidth                                                                |                            |                      |  |  |
| C/N for sensitivity, digital analog                                                                   | 7<br>3.5                   |                      |  |  |
| C/I for selectivity, digital<br>analog                                                                | 8<br>4                     |                      |  |  |
| Sensitivity, digital mode static ch (BER < 3%)<br>ANALOG MODE (sinad >12dB)                           | -110 (min.)<br>-116 (min.) | -110 (min.)          |  |  |
| Adjacent channel selectivity, digital<br>analog                                                       | 13<br>16*                  | 13                   |  |  |
| Alternate channel selectivity, digital<br>analog                                                      | 45<br>65*                  | 45                   |  |  |
| IMD attentuation selectivity, digital<br>analog close spaced (60/120)<br>analog wide spaced (330/660) | 65<br>65*<br>70*           | 65                   |  |  |
| Cascaded NF, digital analog                                                                           | < 9.5<br>< 9.5             | < 9.5                |  |  |
| Cascaded IIP 3, digital 120/240, 240/480 kHz<br>analog 60/120 kHz<br>analog 330/660 kHz               | > -7.7<br>> -17*<br>> -8*  | > -8                 |  |  |
| Available receiver gain digital/analog                                                                | 85 (min.)                  |                      |  |  |
| RF front end gain control range, AGC 1 step                                                           | 20                         |                      |  |  |
| 1st IF gain control range, AGC 2 step                                                                 | 30                         |                      |  |  |
| R X 2nd IF gain control range, 8x6dB steps                                                            | 42                         |                      |  |  |
| Min signal level at RX-ADC input @ sensitivity<br>digital<br>analog                                   | -31<br>-25                 | -31                  |  |  |
| Input dynamic range                                                                                   | -11620                     |                      |  |  |

| ITEM                                                                   | NMP Requirement |
|------------------------------------------------------------------------|-----------------|
| Gain relative accuracy in receiving band **                            | 2               |
| Gain absolute accuracy in receiving band **                            | 4               |
| * referenced to the sensitivity level<br>** After production alignment |                 |

# AMPS/TDMA 800 MHz Front End

Typical values.

| Parameter                                 | MIN        | ТҮР        | MAX          | Unit/Notes |
|-------------------------------------------|------------|------------|--------------|------------|
| Diplexer input loss                       | 0.35       | 0.4        | 0.45         | dB         |
| Duplexer input loss                       | 2.5        | 3          | 4.1          | dB         |
| LNA gain: High gain mode<br>Low gain mode | 16<br>-4.5 | 16.5<br>-4 | 17.3<br>-3.8 | dB<br>dB   |
| LNA noise figure*                         | 1.4        | 1.7        | 2.3          | dB         |
| LNA 3rd order intercept (IIP3)*           | -4         | -3         | -1.5         | dBm        |
| Bandfilter input loss                     | 1.5        | 2          | 2.5          | dB         |
| Mixer gain*                               | 6          | 7.5        | 8            | dB         |
| Mixer NF*                                 | 8          | 9          | 10.5         | dB         |
| Mixer IIP3*                               | 4          | 4.5        | 5            | dBm        |
| Total:                                    |            |            |              |            |
| Gain                                      | 18.2       | 18.6       | 20           | dB         |
| Noise Figure                              | 4.6        | 5.5        | 7            | dB         |
| 3rd order intercept (IIP3)                | -8.9       | -7.5       | -6.8         | dBm        |
| *see Taco spec/measurements               |            |            |              |            |

# TDMA 1900 MHz Front End

TDMA 1900 LNA is discrete. It uses integrated Bias control block, which is inside Taco. In the normal high-gain operation mode, the bias voltage 2.78V is connected onto the collector and the sink type constant current source is connected onto the emitter. The bias current source is adjustable from 0.5 mA to 7.5 mA with 0.5 mA step. The base is biased from 2.78V voltage via resistor.

When LNA AGC step is enabled, LNA is in low gain operation mode. Voltage and current bias sources and direction of current are switched on the contrary. In this operation mode the LNA has good linearity, still low noise figure and about -3 dB gain.

During TX slot LNA is in power-down mode, which is executed by switching the bias current source to 0 mA.

| Parameter                                 | MIN        | ТҮР        | MAX          | Unit/Notes |
|-------------------------------------------|------------|------------|--------------|------------|
| Diplexer input loss                       | 0.45       | 0.5        | 0.55         | dB         |
| Duplexer input loss                       | 1.3        | 2.5        | 3.0          | dB         |
| LNA gain: High gain mode<br>Low gain mode | 14<br>-3.5 | 15<br>-3.0 | 15.5<br>-2.0 | dB<br>dB   |
| LNA noise figure*                         | 1.0        | 1.2        | 1.5          | dB         |
| LNA 3rd order intercept (IIP3)*           | -3         | -2         | -1           | dBm        |
| Bandfilter input loss                     |            | 3.6        | 4.5          | dB         |
| Mixer gain*                               | 6.5        | 7.5        | 8.5          | dB         |
| Mixer NF*                                 | 9          | 10         | 11           | dB         |
| Mixer IIP3*                               | 4          | 4.5        | 5            | dBm        |
| Total:                                    |            |            |              |            |
| Gain                                      | 16.0       | 17.0       | 18.0         | dB         |
| Noise Figure                              | 5.0        | 5.5        | 6.5          | dB         |
| 3rd order intercept (IIP3)                | 4          | 5          | 6            | dB         |
| *see Taco spec/measurements               |            | -70        | -68          | dBc        |

| Parameter                                             | Minimum | Typical/<br>Nominal | Maximum | Unit/Notes           |  |  |  |  |
|-------------------------------------------------------|---------|---------------------|---------|----------------------|--|--|--|--|
| Total                                                 |         |                     |         |                      |  |  |  |  |
| Power up time                                         |         |                     | 0.1     | ms                   |  |  |  |  |
| Noise figure, total                                   |         |                     | 9.5     | dB                   |  |  |  |  |
| 3rd order input intercept point                       |         | -25                 |         | dBm                  |  |  |  |  |
| Max voltage gain,<br>Mixer + 2nd IF (IF+2nd AGC max)  | 78.5    |                     |         | dB                   |  |  |  |  |
| Min voltage gain,<br>Mixer + 2nd IF (IF+2nd AGC min.) |         |                     | 6       | dB                   |  |  |  |  |
| Gain charge,<br>Mixer+2nd IF                          |         | 1.4                 | 0.9     | dB, temp<br>-30+85 C |  |  |  |  |
| IQ mixers + AMP2                                      |         |                     |         |                      |  |  |  |  |
| RF input impedance differential                       |         | 1.2                 |         | kohm/pF              |  |  |  |  |
| RF input frequency range                              |         | 135.54              |         | MHz                  |  |  |  |  |

| Parameter                              | Minimum | Typical/<br>Nominal | Maximum | Unit/Notes          |  |  |  |
|----------------------------------------|---------|---------------------|---------|---------------------|--|--|--|
| Conversion gain @ RI=1kohm             | 23.5    | 24                  | 24.5    | dB                  |  |  |  |
| IF AGC gain range (5x6 dB)             | 30      |                     |         | dB                  |  |  |  |
| IF AGC gain step (5 steps)             |         | 6                   |         | dB                  |  |  |  |
| IF AGC gain error relative to max gain | -0.5    |                     | +0.5    | dB                  |  |  |  |
| AMP2 gain                              |         | 18                  |         | dB                  |  |  |  |
| -3dB frequency                         | 21      | 25                  | 29      | kHz                 |  |  |  |
| LPF: 4th order Chebysev                |         |                     |         |                     |  |  |  |
| LPF gain                               |         | 0                   |         | dB                  |  |  |  |
| Corner frequency tuning range          | 14      |                     | 17      | kHz                 |  |  |  |
| Corner frequency tuning step           |         |                     | 1       | kHz                 |  |  |  |
| Attentuation @ 30 kHz *                | 24      |                     |         | dB                  |  |  |  |
| Attentuation @ 60 kHz *                | 55      |                     |         | dB                  |  |  |  |
| Attentuation @ 120 kHz *               | 80      |                     |         | dB                  |  |  |  |
| Attentuation @ 240 kHz *               | 60      |                     |         | dB                  |  |  |  |
| Attentuation @ >480 kHz *              | 40      |                     |         | dB                  |  |  |  |
| AGC                                    |         |                     |         |                     |  |  |  |
| AGC gain range                         | -6      |                     | 36**    | dB                  |  |  |  |
| AGC gain range step<br>7 steps         |         | 6                   |         | dB                  |  |  |  |
| AGC gain error relative to max gain    | -0.5    |                     | +0.5    | dB                  |  |  |  |
| Max IF/2nd IF buffer output level      |         |                     | 3       | V pp (differential) |  |  |  |

# **Frequency Synthesizers**

RH-41 synthesizer consists of three synthesizers: one UHF synthesizer and two VHF synthesizers. UHF synthesizer is based on integrated PLL and external UHF VCO, loop filter, and VCTCXO. Its main goal is to achieve the channel selection, thus for dual band operations associated with dual mode. Due to the RX and TX architecture this UHF synthesizer is used for down-conversion of the received signal and for final up-conversion in transmitter. A common 2 GHz UHFVCO module is used for operation on both low- and high-band. Frequency divider by two is integrated in Taco.

Two VHF synthesizers consist of: RX VHF Synthesizer, includes integrated PLL and VCO, and external loop filter and resonator. The output of RX-VHF PLL is used as LO signal for the second mixer in receiver. TX VHF Synthesizer includes integrated PLL, loop filter, and resonator. The output of TX-VHF PLL is used as a LO signal for the IQ-modulator of the transmitter. See depicted block diagrams and synthesizer characteristics from synthesizer

specification document [6].

# Transmitter

The transmitter RF architecture is up-conversion type (desired RF spectrum is low side injection) with (RF) modulation and gain control at IF. The IF frequency is band-related being 180.54 MHz at cellular band and 181.80 MHz at PCS band. The cellular band is 824.01 MHz - 848.97 MHz and PCS band is 1850.01MHz -1909.95MHz.

#### Common IF

The RF modulator is integrated with Programmable Gain Amplifier (PGA) and IF output buffer inside Taco\_T RFIC-chip. I- and Q-signals, that are output signals from BB-side SW IQ-modulator, have some filtering inside Taco before RF modulation is performed. The required LO-signal from TXVCO is buffered with phase sifting in Taco. After modula-tion ( $\pi/4$  DQPSK or FM), the modulated IF signal is amplified in PGA.

#### **Cellular Band**

At operation in cellular band the IF signal is buffered at IF output stage that is enabled by TXP1 TX control. The maximum linear (balanced) IF signal level to  $50\Omega$  load is about -8 dBm.

For proper AMPS mode receiver (duplex) sensitivity, IF signal is filtered in strip filter before up-conversion. The up-converter mixer is actually a mixer with LO and output driver being able to deliver about +6dBm linear output power. Note, that in this point, term linear means -33dB ACP. The required LO power is about -6dBm. The LO signal is fed from Taco.

Before power amplifier RF signal is filter in band filter. The typical insertion loss is about -2.7dB, and maximum less than -3.5dB. Input and output return losses are about -10dB.

Power amplifier is  $50\Omega/50\Omega$  module. It does not have own enable/disable control signal, but it can be enabled by bias voltage and reference bias current signals. The gain window is +27 to +31dB and linear output power is +30dBm (typical condition) with -28dB ACP. The nominal efficiency is 50%.

#### PCS Band

At operation in PCS band, the IF signal is routed outside from Taco to be filtered in TX IF SAW filter, and after that back to Taco, to the up-converter mixer. The LO signal to the mixer is buffered and balanced inside Taco. The mixer output is enabled by TXP2 TX control signal. The maximum linear (balanced) RF signal level to  $50\Omega$  load is about +7dBm.

After Taco-balanced RF signal is single-ended in 1:1 balun and then filtered in SAW filter. The typical insertion loss is about -4.0dB, and maximum less than -5.7dB. This filter has relatively high pass band ripple (about 1.0-1.5dB), largest insertion being at high end of the band. The input and return losses are about -10dB.

Power amplifier is  $50\Omega/50\Omega$  module. It does not have own enable/disable control signal, but it can be enabled by bias voltage and reference bias current signals. The gain window

is +31 to +36dB and linear output power is +30dBm (typical condition) with -28dB ACP. The nominal efficiency is 40%.

#### **Power Control**

For power monitoring, there is a power detector module (PDM) build up from a (dual) coupler, a biased diode detector, and an NTC resistor. RF signals from both bands are routed via this PDM. The RF isolation between couplers is sufficient not to lose filtering performance given by duplex filters.

The diode output voltage and NTC voltage are routed to BB A/D converters for power control purposes. The TX AGC SW takes samples from diode output voltage and compares that value to target value, and adjust BB I-and Q-signal amplitude and/or Taco PGA settings to keep power control in balance.

NTC voltage is used for diode temperature compensation and for thermal shutdown when radio board's temperature exceeds  $+85^{\circ}$ C.

False TX indication is based on detected power measurement when carrier is not on.

The insertion loss of coupler is -0.42dB (max) at cellular band and -0.48dB (max) at PCS band. Typical values for insertion losses are about -0.2dB. The filtering performance of diplexer is taken in account in system calculations.

#### Antenna Circuit

Here the antenna circuit stands for duplex filters and the diplexer. The cellular band duplex filter is band pass type SAW filter with typical insertion loss about –2.0dB. The PCS band duplex filter is band stop (for receiver band) type ceramic filter and its typical insertion loss is about –1.7dB. Insertion losses of diplexer are –0.45dB and –0.55dB (at maximum) for cellular and PCS band, typical values being about –0.30dB and -0.35dB.

#### **RF** Performance

The output power tuning target for power level 2 after diplexer (or after switch for external RF) is +27.3dBm for digital modes and +24.8 dBm for analog mode. See the following table. Modulation accuracy and ACP will be within limits specified in IS-136/137.

| Power Level | PGA | Pout    |         |      |  |
|-------------|-----|---------|---------|------|--|
|             |     | TDMA800 | TDM1900 | AMPS |  |
| 2           | 3   | 27.3    | 27.3    | 24.8 |  |
| 3           | 4   | 23.3    | 23.3    | 21.6 |  |
| 4           | 5   | 19.3    | 19.3    | 18.5 |  |
| 5           | 6   | 15.3    | 15.3    | 14.5 |  |
| 6           | 7   | 11.3    | 11.3    | 10.5 |  |
| 7           | 8   | 7.3     | 7.3     | 6.5  |  |
| 8           | 9   | 3.3     | 3.3     | -    |  |
| 9           | 10  | -0.7    | -0.7    | -    |  |
| 10          | 11  | -4.7    | -4.7    | -    |  |

# Antenna

The RH-41 antenna solution is an internal, dual-resonance PIFA. This antenna has a common feeding point for both antenna radiators, which results in the need for a diplexer. In a single band transceiver, an SMD-compatible through-chip can be used.